# Allwinner A23 User Manual **Dual-Core Mobile Application Processor** Revision 1.0 August 30, 2013 #### **Declaration** This A23 user manual is the original work and copyrighted property of Allwinner Technology ("Allwinner"). Reproduction in whole or in part must obtain the written approval of Allwinner and give clear acknowledgement to the copyright owner. The information furnished by Allwinner is believed to be accurate and reliable. Allwinner reserves the right to make changes in circuit design and/or specifications at any time without notice. Allwinner does not assume any responsibility and liability for its use. Nor for any infringements of patents or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Allwinner. This documentation neither states nor implies warranty of any kind, including fitness for any particular application. Third party licences may be required to implement the solution/product. Customers shall be solely responsible to obtain all appropriately required third party licences. Allwinner shall not be liable for any licence fee or royalty due in respect of any required third party licence. Allwinner shall have no warranty, indemnity or other obligations with respect to matters covered under any required third party licence. # **Revision History** | Revision | Date | Description | |----------|-----------------|----------------------------| | 1.0 | August 30, 2013 | Initial version for public | ### **Table of Contents** | CHAPTER 1 | ABOUT THIS DOCUMENT | 11 | |-----------|-----------------------|----| | | | | | CHAPTER 2 | PLATFORM INTRODUCTION | 12 | | 2.1 OVE | ERVIEW | 13 | | 2.2 Syst | TEM FEATURES | | | 2.2.1 | ARM CPU Architecture | 14 | | 2.2.2 | Mali400MP2 GPU | 14 | | 2.2.3 | Memory Subsystem | 15 | | 2.2.4 | System Peripheral | 17 | | 2.2.5 | Display Subsystem | 20 | | 2.2.6 | Video Engine | 21 | | 2.2.7 | Video Input | 22 | | 2.2.8 | Audio Subsystem | 23 | | 2.2.9 | External Peripherals | 24 | | 2.2.10 | Power Management | 26 | | 2.2.11 | Process and Package | 27 | | 2.3 BLO | DCK DIAGRAM | 28 | | | | | | CHAPTER 3 | SYSTEM | 29 | | 3.1 Mer | MORY MAP | 30 | | 3.2 Boo | от Ѕүѕтем | 33 | | 3.2.1 | Overview | 33 | | 3.2.2 | Boot Diagram | 34 | | 3.3 ccu | U | 35 | | 3.3.1 | Overview | 35 | | 3.3.2 | Clock Tree Diagram | 36 | | 3. | 3.3 | CCU Register List | 37 | |-----|------|------------------------------------------|-----| | 3. | .3.4 | CCU Register Description | 41 | | 3.4 | CPL | J | 106 | | 3. | 4.1 | Overview | 106 | | 3. | 4.2 | CPUCFG Register List | 107 | | 3. | 4.3 | CPUCFG Register Description | 109 | | 3.5 | Pov | NER, RESET & CLOCK MANAGEMENT | 117 | | 3. | .5.1 | Overview | 117 | | 3. | .5.2 | PRCM Register List | 118 | | 3. | .5.3 | PRCM Register Description | 119 | | 3.6 | Тім | ER | 130 | | 3. | 6.1 | Overview | 130 | | 3. | .6.2 | Block Diagram | 131 | | 3. | .6.3 | Timer Register List | | | 3. | 6.4 | Timer Programmable Register | 133 | | 3.7 | PW | /M | 144 | | 3. | 7.1 | Overview | 144 | | 3. | 7.2 | Block Diagram | 145 | | 3. | 7.3 | PWM Register List | 146 | | 3. | 7.4 | PWM Register Description | 147 | | 3.8 | Hıg | H SPEED TIMER | 153 | | 3. | 8.1 | Overview | 153 | | 3. | .8.2 | High Speed Timer Register List | 154 | | 3. | .8.3 | High Speed Timer Register Description | 155 | | 3.9 | DM | IA | 159 | | 3. | .9.1 | Overview | 159 | | 3. | .9.2 | Block Diagram | 160 | | | .9.3 | DRQ Type and Port Corresponding Relation | 161 | | 3. | .9.4 | DMA Description | 163 | | | | | | | 3.9.5 | DMA Register List | 164 | |--------|-------------------------------------|-----| | 3.9.6 | DMA Register Description | 165 | | 3.10 | GIC | 178 | | 3.10.1 | Interrupt Source | 179 | | 3.11 F | RTC | 185 | | 3.11.1 | Overview | 185 | | 3.11.2 | RTC Register List | 186 | | 3.11.3 | RTC Register Description | 187 | | 3.12 F | R_TIMER | 201 | | 3.12.1 | Overview | 201 | | 3.13 F | R_INTC | 202 | | | | | | | R_PWM | | | | | | | | R_WATCHDOG | | | | Overview | | | | System Control | | | | Overview | | | | | | | | System Control Register List | | | | System Control Register Description | | | 3.17 A | AUDIO CODEC | | | 3.17.1 | Overview | 208 | | 3.17.2 | Signal Description | 209 | | 3.17.3 | Function Description | 211 | | 3.17.4 | Analog Audio Output Data Path | 214 | | 3.17.5 | Microphone BIAS | 215 | | 3.17.6 | Headphone Amplifier | 215 | | 3.17.7 | Audio Codec Register List | 217 | | 3.17.8 | Audio Codec Register Description | 218 | | 3.18 I | LRADC | 239 | |-----------|------------------------------------------------|-----| | 3.18.1 | Overview | 239 | | 3.18.2 | Principles of Operation | 240 | | 3.18.3 | LRADC Register List | 241 | | 3.18.4 | LRADC Register Description | 242 | | 3.19 | THERMAL SENSOR CONTROLLER | 247 | | 3.19.1 | Overview | 247 | | 3.19.2 | Clock Tree and ADC Conversion Time | 248 | | 3.19.3 | Thermal Measurement | 248 | | 3.19.4 | Thermal Sensor Controller Register List | 249 | | 3.19.5 | Thermal Sensor Controller Register Description | 250 | | 3.20 | Security System | 253 | | 3.21 | PORT CONTROLLER | 254 | | 3.21.1 | Port Description | 254 | | 3.21.2 | Port Register List | 255 | | 3.21.3 | Port Register Description | 256 | | | | | | CHAPTER 4 | MEMORY | 307 | | 4.1 SD | PRAM CONTROLLER | 308 | | 4.1.1 | Overview | 308 | | 4.2 NA | AND Flash Controller | 309 | | 4.2.1 | Overview | 309 | | 4.2.2 | Block Diagram | 310 | | 4.2.3 | NDFC Timing Diagram | 311 | | | | | | CHAPTER 5 | DISPLAY | 318 | | 5.1 Dis | splay Subsystem Block Diagram | 319 | | 5.2 TC | ON | 320 | | 5.2.1 | Overview | 320 | | 5.2.2 | Block Diagram | 321 | |---------|--------------------------------------|-----| | 5.2.3 | TCON Function Description | 322 | | 5.2.4 | TCON Register List | 329 | | 5.2.5 | TCON Register Description | 332 | | 5.2.6 | Control Signal and Data Port Mapping | 359 | | 5.3 DIS | SPLAY ENGINE FRONT-END | 361 | | 5.3.1 | Overview | 361 | | 5.3.2 | DEFE Block Diagram | | | 5.3.3 | DEFE Register List | 363 | | 5.3.4 | DEFE Register Description | 366 | | 5.4 Dis | SPLAY ENGINE BACK-END | 399 | | 5.4.1 | Overview | 399 | | 5.4.2 | DEBE Block Diagram | 400 | | 5.4.3 | Display Engine Memory Mapping | 401 | | 5.4.4 | DEBE Register List | 402 | | 5.4.5 | DEBE Register Description | 404 | | 5.5 MI | PI DSI | 430 | | 5.5.1 | Overview | 430 | | 5.5.2 | Block Diagram | 431 | | 5.5.3 | DSI Register List | 432 | | 5.5.4 | DSI Register Description | 434 | | 5.6 IEF | · | 449 | | 5.6.1 | CMU | 449 | | 5.6.2 | DRC | 450 | | 5.6.3 | Write-Back Controller | 451 | | CHAP | TER 6 | VIDEO INPUT | 468 | |------------|-------|-------------------------------------|-------------| | 6.1 | CSI | | 469 | | 6. | 1.1 | Features | 469 | | 6. | 1.2 | Block Diagram | 471 | | 6. | 1.3 | CSI Function Description | | | 6. | 1.4 | CSI Register List | 482 | | 6. | .1.5 | CSI Register Description | 486 | | | | | | | CHAP | TER 7 | INTERFACES | 544 | | 7.1 | SD/ | /MMC | 545 | | 7. | 1.1 | Overview | 545 | | 7. | 1.2 | SD3.0 Timing Diagram | 54 <i>6</i> | | 7.2 | TW | T | 547 | | <i>7</i> . | .2.1 | Overview | 547 | | <i>7</i> . | .2.2 | TWI Controller Timing Diagram | 548 | | <i>7</i> . | 2.3 | TWI Controller Register List | 549 | | 7. | 2.4 | TWI Controller Register Description | 550 | | <i>7.</i> | 2.5 | TWI Controller Special Requirement | 559 | | 7.3 | SPI | | 560 | | 7. | .3.1 | Overview | 560 | | 7. | .3.2 | SPI Timing Diagram | 561 | | <i>7</i> . | .3.3 | SPI Register List | | | <i>7.</i> | .3.4 | SPI Register Description | 564 | | <i>7.</i> | .3.5 | SPI Special Requirement | | | 7.4 | | RT | | | | 4.1 | Overview | | | | 4.2 | UART Timing Diagram | | | | 4.3 | UART Register List | | | | | | | | 7.4.4 | UART Register Description | 586 | |-----------|----------------------------------------------|-----| | 7.4.5 | UART Special Requirement | 606 | | 7.5 US | В ОТС | 608 | | 7.5.1 | Overview | 608 | | 7.5.2 | USB_OTG Timing Diagram | 609 | | 7.5.3 | USB/OTG Clock Source and Frequency | 610 | | 7.6 US | В Ноѕт | 611 | | 7.6.1 | Overview | 611 | | 7.6.2 | USB Host Timing Diagram | 613 | | 7.6.3 | USB Host Register List | | | 7.6.4 | EHCI Register Description | 616 | | 7.6.5 | OHCI Register Description | 636 | | 7.7 Did | GITAL AUDIO INTERFACE | 661 | | 7.7.1 | Overview | 661 | | 7.7.2 | Block Diagram | 662 | | 7.7.3 | Digital Audio Interface Timing Diagram | 663 | | 7.7.4 | Digital Audio Interface Register List | 665 | | 7.7.5 | Digital Audio Interface Register Description | 666 | | 7.7.6 | Digital Audio Interface Special Requirement | 682 | | 7.8 REI | DUCED SERIAL BUS | 685 | | 7.8.1 | Overview | 685 | | 7.8.2 | RSB Bus Topology | 686 | | | | | | ALLWINNER | R A23 USER MANUAL ERRATA NOTICE | 687 | | Glossar | | 691 | # **Chapter 1** # **About This Document** The Allwinner A23 processor is a remarkably power efficient dual-core mobile application processor that is constructed on the basis of ARM Cortex<sup>TM</sup>-A7 CPU and Mali400MP2 GPU architecture, and features all the optimizations and enhancements Allwinner has made for mobile application. This user manual of A23 processor is intended to be used by board-level product designers and product software developers. This manual assumes that the reader has a background in computer engineering and/or software engineering and understands concepts of digital system design, microprocessor architecture, Input / Output (I/O) devices, industry standard communication and device interface protocols. # **Chapter 2** # **Platform Introduction** This chapter provides a brief introduction of the dual-core A23 processor. # 2.1 Overview The Allwinner A23 is a remarkably power-efficient dual-core mobile application processor that based on ARM Cortex<sup>TM</sup>-A7 CPU together with Mali400MP2 GPU architecture. It also outperforms its competitors in terms of total system cost, and enables excellent user experience without compromising the battery life. Main features of A23 include: **CPU architecture:** A23 is based on dual-core Cortex<sup>TM</sup>-A7 CPU architecture to deliver superior system performance as well as optimized battery life experience, in that Cortex<sup>TM</sup>-A7 is the most power efficient CPU core ARM's ever developed. **Graphic**: A23 adopts the extensively implemented and technically mature Mali400MP2 GPU to provide end users with optimal experience in web browsing, video playback and games; OpenGL ES 2.0 and OpenVG 1.1 standards are supported; **Video Engine**: A23 supports high-definition 1080P video processing, and supports various mainstream video standards such as H.264, VP8, MPEG 1/2/4, JPEG/MJPEG, etc; **Display**: A23 supports CPU/RGB/LVDS LCD interface up to 1280x800 resolution. Four-lane MIPI DSI (Display Serial Interface) is integrated as well, supporting MIPI DSI V1.01 and MIPI D-PHY V1.00; Image: A23 supports a parallel CMOS sensor interface up to 5M resolution Thanks to its advanced system design and outstanding software optimization, the A23 is capable of providing top-notch system performance with long-lasting battery life experience: in addition to its energy-efficient Cortex<sup>TM</sup>-A7 CPU architecture, advanced fabrication process, video acceleration hardware, DVFS technology support and high system integration, A23 also features a unique Talking Standby Mode where the processor can be inactive during voice calls to provide end users with ultra-long battery life experience. Additionally, Allwinner A23 features high system integration with a wide range of integrated I/Os like 4-lane MIPI DSI, LVDS, USB OTG/HOST, SD/MMC, I2S/PCM, thus significantly reducing system components required in design to simplify product design and reduce total system costs. # 2.2 System Features #### 2.2.1 ARM CPU Architecture The dual-core A23 platform is based on ARM's Cortex<sup>TM</sup>-A7 CPU architecture. - ARMv7 ISA standard instruction set plus Thumb-2 and Jazeller RCT - NEON with SIMD and VFPv4 support - Support hardware virtualization - Support LPAE - Support 4GB address space - 128KB L1 cache and shared 256KB L2 cache - Support DVFS with independent power domain #### 2.2.2 Mali400MP2 GPU - ARM Mali400MP2 GPU - Support OpenGL ES 2.0 / OpenVG 1.1 standard ### 2.2.3 Memory Subsystem #### This section includes: - Boot ROM - SDRAM - NAND Flash - SD/MMC interface #### **BOOT ROM** - Support system boot from Raw NAND, eMMC NAND, SPI Nor Flash, SD/TF card (SDMCO/2) - Support system code download through USB OTG (USB0) #### **SDRAM** - Support 1GB address space - Support 16-bit bus width - Support DDR3 / DDR3L SDRAM #### **NAND FLASH** - Comply to ONFI 2.3 and Toggle 1.0 - Support 64-bit ECC per 512 bytes or 1024 bytes - 8-bit Raw NAND flash controller sharing pin with eMMC - Support 3.0V IO voltage - Support up to 2 CE and 2 RB signals - Support SLC/MLC/TLC NAND and EF-NAND #### **SD/MMC INTERFACE** - Comply to eMMC standard specification V4.41, SD physical layer specification V2.0, SDIO card specification V2.0 - Support 4 / 8-bit bus width - Support HS/DS/SDR12/SDR25 bus mode - Support three SD/MMC controllers - Support SDIO interrupt detection - Support build-in 128-byte FIFO for buffered read or write operations - Support 3.0V IO voltage ### 2.2.4 System Peripheral #### This section includes: - Timer - High Speed Timer - RTC - GIC - DMA - CCU - PWM #### **TIMER** - Support two timers: clock source can be switched over 24MHz and 32768Hz - Support two 33-bit AVS counters - Support one 64-bit system counter from 24MHz - Support watchdog to generate reset signal or interrupts #### **HIGH SPEED TIMER** - Clock source is fixed to AHB, and the pre-scale ranges from 1 to 16 - Support 56-bit counter #### **RTC** - Support full clock features: second/minute/hour/day/month/year - Support 32768Hz clock fanout #### GIC - Support 16 SGIs, 16 PPIs and 128 SPIs - Support ARM architecture security extensions - Support ARM architecture virtualization extensions - Support single processor and multiprocessor environments #### **DMA** - 8-channel DMA - Support data width of 8/16/32 bits - Support linear and IO address modes #### CCU - 9 PLLs - 24MHz oscillator, a 32768Hz oscillator and an on-chip RC oscillator #### **PWM** - 2 PWM outputs - Support cycle mode and pulse mode - The pre-scale is from 1 to 64 ### 2.2.5 Display Subsystem This section includes: - Display engine - Video output #### **DISPLAY ENGINE** - Four movable layers, each layer size up to 8192x8192 pixels - Ultra-Scaling engine - -- 4-tap scale filter in horizontal and vertical - -- Support source image size from 8x4 to 8192x8192 resolution and destination image size from 8x4 to 8192x8192 resolution - Support multiple image input formats: mono 1/2/4/8 bpp, palette 1/2/4/8 bpp, 6/24/32 bpp color, YUV444/420/422/411 - Support alpha blending / color key / gamma - Support output color correction: luminance / hue / saturation, etc - Support Color Management Unit (CMU) and Dynamic Range Correction (DRC) - Support real time write back function #### **VIDEO OUTPUT** - Support CPU / Sync RGB / LVDS LCD interface up to 1280x800 resolution - Integrated 4-lane MIPI DSI interface up to 1280x800 resolution - -- Support MIPI DSI V1.01 and D-PHY V1.00 - -- Support command mode and video mode (non-burst mode with sync pulses, non-burst mode with sync event and burst mode) - Support RGB666 dither function ### 2.2.6 Video Engine #### **VIDEO DECODING** - Support video playback up to 1920x1080@60ps - Support multi-format video playback, including MPEG1/2, MPEG4 SP/ASP GMC, H.263 including Sorenson Spark, H.264 BP/MP/HP, VP8, JPEG/MJPEG, etc #### **VIDEO ENCODING** - Support H.264 HP video encoding up to 1920x1080@60fps - JPEG baseline: picture size up to 4080x4080 - Support Alpha blending - Support thumb generation - 4x2 scaling ratio: from 1/16 to 64 arbitrary non-integer ratio # 2.2.7 Video Input - Support parallel camera sensor - 8-bit CCIR601/656 interface - Support up to 5M pixel camera sensor - Support dual outputs for display and encoding ### 2.2.8 Audio Subsystem #### **ANALOG AUDIO CODEC** - Support stereo audio DAC - --Up to 100dB SNR - -- 8KHz to 192KHz DAC sample rate - Stereo audio ADC - --Up to 94dB SNR - -- 8KHz $\sim$ 48KHz ADC sample rate - Support four analog audio inputs - -- Two microphone differential inputs for main mic and headphone mic - -- One differential phone input for modem - -- One stereo line-in input for FM - Support two analog audio outputs - -- One stereo or differential capless headphone output - -- One differential earpiece output - Support talking standby mode, where the application processor remains inactive during voice call application ### 2.2.9 External Peripherals #### This section includes: - USB 2.0 OTG - USB HOST - LRADC - Digital Audio - UART - SPI - Open-drain TWI - RSB<sup>TM</sup> #### **USB 2.0 OTG** - Support High-Speed (HS, 480-Mbps), Full-Speed (FS, 12-Mbps), and Low-Speed (LS, 1.5-Mbps) in Host mode - Support High-Speed (HS, 480-Mbps) and Full-Speed (FS, 12-Mbps) in Device mode - Support up to 5 user-configurable endpoints for Bulk, Isochronous, Control and Interrupt #### **USB HOST** - EHCI/OHCI-compliant hosts - USB2.0 PHY and HSIC #### **LRADC** 6-bit resolution #### **DIGITAL AUDIO** - Support two I2S/PCM compliant digital audio interfaces for modem and BT - I2S supports 2 channels output and 2 channels input - PCM supports linear sample(8-bit or 16-bit), 8-bit u-law and A-law companded sample #### **UART** - Six UART controllers - FIFO size up to 64 bytes - Support speed up to 3MHz #### SPI - Two SPI controllers with one CS signal - Master/Slave configurable #### TWI - Support four TWIs - One dedicated TWI for CSI - Support speed up to 400Kb/s #### **RSB** Support speed up to 20MHz ### 2.2.10 Power Management - Support DVFS for CPU frequency and voltage adjustment - Support super standby mode for power efficiency - Support talking standby mode for energy efficiency during voice call applications # 2.2.11 Process and Package 40nm LP process FBGA 280 balls,0.80mm ball pitch, $14 \times 14 \times 1.4$ -mm # 2.3 Block Diagram A23 Block Diagram # **Chapter 3** # System This chapter introduces the A23 system architecture from several perspectives, including memory mapping, boot system, clock control unit (CCU), CPU configuration, power/reset/clock management, timer, PWM, high-speed timer, DMA, GIC, RTC, system control, audio CODEC, LRADC, thermal sensor controller, port configuration, etc. # 3.1 Memory Map | Module | CPU0/1 Address | Size(Bytes) | |-----------------|---------------------------------------------|-------------| | SRAM A1 | 0x0000 00000x0000 3FFF | 16K | | SRAM A2 | 0x0004 40000x0005 3FFF | 64K | | | 0x40100, 0x40200,0x40300, 0x40400, 0x40500, | | | | 0x40600, 0x40700, 0x40800,0x40900, 0x40a00, | | | | 0x40b00, 0x40c00, 0x40d00, 0x40e00 | | | VE SRAM | 0x0000 40000x0000 FFFF | 48K | | SRAM Controller | 0x01C0 00000x01C0 0FFF | 4K | | DMA | 0x01C0 20000x01C0 2FFF | 4K | | NDFC | 0x01C0 30000x01C0 3FFF | 4K | | LCD | 0x01C0 C0000x01C0 CFFF | 4K | | VE | 0x01C0 E0000x01C0 EFFF | 4K | | SD/MMC 0 | 0x01C0 F0000x01C0 FFFF | 4K | | SD/MMC 1 | 0x01C1 00000x01C1 0FFF | 4K | | SD/MMC 2 | 0x01C1 10000x01C1 1FFF | 4K | | / | 0x01C1 20000x01C1 2FFF | 4K | | SS | 0x01C1 50000x01C1 5FFF | 4K | | / | 0x01C1 70000x01C1 7FFF | / | | 1 | 0x01C1 80000x01C1 8FFF | / | | USB OTG | 0x01C1 90000x01C1 9FFF | 4K | | USB EHCIO/OHCIO | 0x01C1 A0000x01C1 AFFF | 4K | | 1 | 0x01C1 C0000x01C1 CFFF | 4K | | CCU | 0x01C2 00000x01C2 03FF | 1K | | 1 | 0x01C2 04000x01C2 07FF | 1K | | PIO | 0x01C2 08000x01C2 0BFF | 1K | | TIMER | 0x01C2 0C000x01C2 0FFF | 1K | |---------------------------|------------------------|-----| | PWM | 0x01C2 14000x01C2 17FF | 1K | | DAUDIO-0 | 0x01C2 20000x01C2 23FF | 1K | | DAUDIO-1 | 0x01C2 24000x01C2 27FF | 1K | | LRADC | 0x01C2 28000x01C2 2BFF | 1K | | AD/DA | 0x01C2 2C000x01C2 2FFF | 1K | | THERMAL SENSOR CONTROLLER | 0x01C2 50000x01C2 53FF | 1K | | UART 0 | 0x01C2 80000x01C2 83FF | 1K | | UART 1 | 0x01C2 84000x01C2 87FF | 1K | | UART 2 | 0x01C2 88000x01C2 8BFF | 1K | | UART 3 | 0x01C2 8C000x01C2 8FFF | 1K | | UART 4 | 0x01C2 90000x01C2 93FF | 1K | | / | 0x01C2 94000x01C2 97FF | 1K | | TWI 0 | 0x01C2 AC000x01C2 AFFF | 1K | | TWI 1 | 0x01C2 B0000x01C2 B3FF | 1K | | TWI 2 | 0x01C2 B4000x01C2 B7FF | 1K | | / | 0x01C2 B8000x01C2 BBFF | 1K | | GPU | 0x01C4 00000x01C4 FFFF | 64K | | HSTMR | 0x01C6 00000x01C6 0FFF | 4K | | / | 0x01C6 10000x01C6 1FFF | 4K | | DRAMCOM | 0x01C6 20000x01C6 2FFF | 4K | | DRAMCTL | 0x01C6 30000x01C6 3FFF | 4K | | DRAMPHY | 0x01C6 50000x01C6 5FFF | 4K | | / | 0x01C6 70000x01C6 7FFF | / | | SPI0 | 0x01C6 80000x01C6 8FFF | 4K | | SPI1 | 0x01C6 90000x01C6 9FFF | 4K | | 1 | 0x01C6 A0000x01C6 AFFF | 4K | | / | 0x01C6 B0000x01C6 BFFF | 4K | |---------------|-------------------------|------| | SCU REGISTERS | 0x01C8 0000 | / | | MIPI DSI0 | 0x01CA 00000x01CA 0FFF | 4K | | MIPI DSIO-PHY | 0x01CA 10000x01CA 1FFF | 4K | | CSI | 0x01CB 00000x01CB 0FFF | 4K | | DEFE | 0x01E0 00000x01E1 FFFF | 128K | | DEBE | 0x01E6 00000x01E6 FFFF | 64K | | DRC | 0x01E7 00000x01E7 FFFF | 64K | | RTC | 0x01F0 00000x01F0 03FF | 1K | | / | 0x01F0 04000x01F0 07FF | 1K | | / | 0x01F0 08000x01F0 0BFF | 1K | | / | 0x01F0 0C000x01F0 0FFF | 1K | | / | 0x01F0 10000x01F0 13FF | 1K | | / | 0x01F0 14000x01F0 17FF | 1K | | / | 0x01F0 1C000x01F0 1FFF | 1K | | / | 0x01F0 24000x01F0 27FF | 1K | | / | 0x01F0 28000x01F0 2BFF | 1K | | / | 0x01F0 2C000x01F0 2FFF | 1K | | / | 0x01F0 34000x01F0 37FF | 1K | | / | 0x01F0 38000x01F0 3BFF | 1K | | / | 0x3F50 00000x3F51 FFFF | 128K | | TSGEN RO | 0x3F50 60000x3F50 6FFF | 4K | | TSGEN CTRL | 0x3F50 70000x3F50 7FFF | 4K | | DDR | 0x4000 00000xBFFF FFFF | 2G | | BROM | 0xFFFF 0000—0xFFFF 7FFF | 32K | # 3.2 Boot System #### 3.2.1 Overview The dual-core A23 processor supports system boot from five devices: it can boot sequentially from NAND Flash, eMMC NAND, SPI Nor Flash, SD card (SDC 0/2) and USB, but if you want to boot the system directly from USB, the UBOOT\_SEL pin pulled up by internal 50K resistor in normal state can be set to low level. ### 3.2.2 Boot Diagram ## 3.3 **CCU** #### 3.3.1 Overview The Clock Control Unit (CCU) is made up of 9 PLLs and 1 MIPI in PLL macro, a main oscillator, an on-chip RC oscillator that must be in the range of 466.9KHz ~ 867.1KHz, and a 32768Hz low-power oscillator. - CPU Clock - AHB Clock - APB Clock - Special Clock A23 integrates two crystal oscillators: a 24MHz crystal is mandatory and provides clock source for PLLs and main digital blocks; a 32768Hz oscillator is used only to provide a low power, accurate reference for RTC. #### It features: - 9 PLLs, a MIPI in PLL macro, a main oscillator, an on-chip RC oscillator and a 32768Hz low-power oscillator - PLL\_CPU is for the clock of CPU0/1 - · Clock configuration for corresponding modules - Software-controlled clock gating - Software-controlled reset for corresponding module # 3.3.2 Clock Tree Diagram # 3.3.3 CCU Register List | Module Name | Base Address | | |-------------|--------------|--| | CCU | 0x01c20000 | | | Register Name | Offset | Description | |--------------------|--------|---------------------------------------| | PLL_CPU_CFG_REG | 0x0000 | PLL Control Register(CPU0_1 PLL) | | PLL_AUDIO_CFG_REG | 0x0008 | PLL Control Register (Audio PLL) | | PLL_VIDEO_CFG_REG | 0x0010 | PLL Control Register (Video PLL) | | PLL_VE_CFG_REG | 0x0018 | PLL Control Register (VE PLL) | | PLL_DDR_CFG_REG | 0x0020 | PLL Control Register (DDR PLL) | | PLL_PERIPH_CFG_REG | 0x0028 | PLL Control Register (Peripheral PLL) | | PLL_GPU_CFG_REG | 0x0038 | PLL Control Register (GPU PLL) | | MIPI_PLL_CFG_REG | 0x0040 | MIPI_PLL Control Register | | PLL_HSIC_CFG_REG | 0x0044 | PLL Control Register(PLL HSIC) | | PLL_DE_CFG_REG | 0x0048 | PLL Control Register(PLL DE) | | CPU_AXI_CFG_REG | 0x0050 | CPU /AXI CLK Ratio Register | | AHB1_APB1_CFG_REG | 0x0054 | AHB1/APB1 CLK Ratio Register | | APB2_CLK_DIV_REG | 0x0058 | APB2 Clock Divider Register | | AHB1_GATING_REG0 | 0x0060 | AHB1 Module Clock Gating Register 0 | | AHB1_GATING_REG1 | 0x0064 | AHB1 Module Clock Gating Register 1 | | APB1_GATING_REG | 0x0068 | APB1 Module Clock Gating Register | | APB2_GATING_REG | 0x006C | APB2 Module Clock Gating Register | | NAND_SCLK_CFG_REG | 0x0080 | NAND Clock Register | | SD0_CLK_REG | 0x0088 | SD0 Clock Register | | SD1_CLK_REG | 0x008C | SD1 Clock Register | | SD2_CLK_REG | 0x0090 | SD2 Clock Register | | SPIO_CLK_REG | 0x00A0 | SPIO Clock Register | |---------------------|--------|---------------------------------------------------------| | SPI1_CLK_REG | 0x00A4 | SPI1 Clock Register | | / | 0x00A8 | / | | / | 0x00AC | 1 | | DAUDIOO_CLK_REG | 0x00B0 | Digital Audio0 Clock Register | | DAUDIO1_CLK_REG | 0x00B4 | Digital Audio1 Clock Register | | USBPHY_CFG_REG | 0x00CC | USBPHY Configuration Register | | / | 0x00E0 | 1 | | DRAM_CFG_REG | 0x00F4 | DRAM Configuration Register | | DRAM_GATING_REG | 0x0100 | DRAM Clock Gating Register | | BE_SCLK_CFG_REG | 0x0104 | Display Engine Back-End Clock Configuration<br>Register | | FE_CLK_REG | 0x010C | Display Engine Front-End Clock Register | | / | 0x0114 | 1 | | LCD_CH0_CLK_REG | 0x0118 | LCD Channel0 Clock Register | | LCD_CH1_CLK_REG | 0x012C | LCD Channel1 Clock Register | | / | 0x0130 | 1 | | CSI_CLK_REG | 0x0134 | CSI Clock Register | | VE_CLK_REG | 0x013C | Video Engine Clock Register | | AUDIO_CODEC_CLK_REG | 0x0140 | Audio Codec Clock Configuration Register | | AVS_CLK_REG | 0x0144 | AVS Clock Register | | MBUS_SCLK_CFG_REG | 0x015C | / | | MIPI_DSI_CLK_REG | 0x0168 | Mipi_Dsi Clock Register | | DRC_SCLK_CFG_REG | 0x0180 | DRC Clock Configuration Register | | GPU_CORE_CLK_REG | 0x01A0 | GPU Core Clock Configuration Register | | GPU_MEM_CLK_REG | 0x01A4 | / | | GPU_HYD_CLK_REG | 0x01A8 | / | | ATS_CLK_REG | 0x01B0 | ATS Clock Configuration Register | | | | PLL(Except PLL_CPU) Lock Time Control | |-----------------------|--------|---------------------------------------| | PLL_LOCK_CFG_REG | 0x0200 | Register | | PLL_CPU_LOCK_CFG_REG | 0x0204 | PLL_CPU Lock Time Control Register | | PLL_CPU_BIAS_REG | 0x0220 | PLL_CPU Bias Register | | PLL_AUDIO_BIAS_REG | 0x0224 | PLL_Audio Bias Register | | PLL_VIDEO_BIAS_REG | 0x0228 | PLL_Video Bias Register | | PLL_VE_BIAS_REG | 0x022C | PLL_VE Bias Register | | PLL_DDR_BIAS_REG | 0x0230 | PLL_DDR Bias Register | | PLL_PERIPH_BIAS_REG | 0x0234 | PLL_PERIPH Bias Register | | PLL_GPU_BIAS_REG | 0x023C | PLL_GPU Bias Register | | MIPI_PLL_BIAS_REG | 0x0240 | MIPI_PLL Bias Register | | PLL_HSIC_BIAS_REG | 0x0244 | PLL_HSIC Bias Register | | PLL_DE_BIAS_REG | 0x0248 | PLL_DE Bias Register | | PLL_CPU_TUN_REG | 0x0250 | PLL_CPU Tuning Register | | PLL_DDR_TUN_REG | 0x0260 | PLL_DDR Tuning Register | | MIPI_PLL_TUN_REG | 0x0270 | MIPI_PLL Tuning Register | | PLL_CPU_PAT_CFG_REG | 0x0280 | PLL_CPU-PATTERN Control Register | | PLL_AUDIO_PAT_CFG_REG | 0x0284 | PLL_AUDIO-PATTERN Control Register | | PLL_VIDEO_PAT_CFG_REG | 0x0288 | PLL_VIDEO-PATTERN Control Register | | PLL_VE_PAT_CFG_REG | 0x028C | PLL_VE-PATTERN Control Register | | PLL_DDR_PAT_CFG_REG | 0x0290 | PLL_DDR-PATTERN Control Register | | PLL_GPU_PAT_CFG_REG | 0x029C | PLL_GPU-PATTERN Control Register | | MIPI_PLL_PAT_CFG_REG | 0x02A0 | MIPI_PLL PATTERN Control Register | | PLL_HSIC_PAT_CFG_REG | 0x02A4 | PLL HSIC PATTERN Control Register | | PLL_DE_PAT_CFG_REG | 0x02A8 | PLL_DE-PATTERN Control Register | | AHB1_RST_REGO | 0x02C0 | AHB1 Module Software Reset Register0 | | AHB1_RST_REG1 | 0x02C4 | AHB1 Module Software Reset Register1 | | AHB1_RST_REG2 | 0x02C8 | AHB1 Module Software Reset Register2 | | APB1_RST_REG | 0x02D0 | APB1 Module Software Reset Register | |--------------|--------|-------------------------------------| | APB2_RST_REG | 0x02D8 | APB2 Module Software Reset Register | #### **CCU Register Description** 3.3.4 #### PLL-CPU0\_1 REGISTER (DEFAULT: 0X00001000) | Offset: | 0x00 | | Register Name: PLL_CPU_CFG_REG | |---------|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x0 | PLL_ENABLE. 0: Disable, 1: Enable. The PLL output= (24MHz*N*K)/(M*P). The PLL output is for the CPU0_1 CLK. Note: the PLL output clock must be in the range of 200MHz~2.6GHz, Its default is 408MHz. | | 30:29 | / | / | 1 | | 28 | R | 0x0 | 1: locked (It indicates that the PLL has been stable.) | | 27:25 | / | / | 1 | | 24 | R/W | 0x0 | CPU_SIGMA_DELTA_EN. 0: disable. 1: enable. | | 23:18 | / | 1/ | 1 | | 17:16 | R/W | 0x0 | PLL_OUT_EXT_DIVP PLL Output external divider P 00: /1 01: /2 10: /4 | | 15:13 | / | / | / | |-------|-----|------|------------------------------| | 12:8 | R/W | 0x10 | PLL_FACTOR_N | | | | | PLL Factor N. | | | | | Factor=0, N=1; | | | | | Factor=1, N=2; | | | | | Factor=2, N=3; | | | | | | | | | | Factor=31,N=32 | | 7:6 | / | / | 1 | | 5:4 | R/W | 0x0 | PLL_FACTOR_K. | | | | | PLL Factor K.(K=Factor + 1 ) | | | | | The range is from 1 to 4. | | 3:2 | / | / | 1 | | 1:0 | R/W | 0x0 | PLL_FACTOR_M. | | | | | PLL Factor M. (M=Factor + 1) | | | | | The range is from 1 to 4. | ## PLL-AUDIO REGISTER (DEFAULT:0X00035514) | Offset: 0 | x08 | | Register Name: PLL_AUDIO_CFG_REG | |-----------|-------|---------|---------------------------------------------------------------| | Bit | Read/ | Default | Description | | | Write | /Hex | | | 31 | R/W | 0x0 | PLL_ENABLE. | | | | | 0: Disable, 1: Enable. | | | | | The PLL is for Audio. | | | | | The PLL Output = 24MHz*N/ (P*M). | | | | | Note: In the Clock Control Module, The PLL_AUDIO(8X) Output = | | | | | 24MHz*N*2/M. | | | | | the PLL output clock must be in the range of 20MHz~200MHz, | | | | | Its default is 24.571MHz. | | 30:29 | / | / | / | |-------|-----|------|-----------------------------------------------------------------------------------------------------| | 28 | R | 0x0 | LOCK. | | | | | 0: unlocked | | | | | 1: locked (It indicates that the PLL has been stable.) | | 27:25 | / | / | 1 | | 24 | R/W | 0x0 | PLL_SDM_EN. | | | | | 0: Disable. | | | | | 1: Enable, In this case, the PLL_FACTOR_N only low 4 bits are valid (N: The range is from 1 to 16). | | 23:20 | / | / | 1 | | 19:16 | R/W | 0x3 | PLL_POSTDIV_P. | | | | | Post-div factor (P= Factor+1) | | | | | The range is from 1 to 16. | | 15 | / | / | | | 14:8 | R/W | 0x55 | PLL_FACTOR_N. | | | | | PLL Factor N. | | | | | Factor=0, N=1; | | | | | Factor=1, N=2; | | | | | | | | | | Factor=127, N=128; | | 7:5 | / | 1 | | | 4:0 | R/W | 0x14 | PLL_PREDIV_M. | | | | | Pre-div factor(M = Factor+1). | | | | | The range is from 1 to 32 | ### PLL-VIDEO REGISTER (DEFAULT:0X03006207) | Offset: 0x10 | | | Register Name: PLL_VIDEO_CFG_REG | |--------------|-------|---------|----------------------------------| | Bit | Read/ | Default | Description | | | Write | /Hex | | | 31 | R/W | 0x0 | PLL_ENABLE. | |-------|-----|-----|--------------------------------------------------------------------------------------------------------------| | | | | 0: Disable, 1: Enable. | | | | | In the integer mode, | | | | | The PLL output = (24MHz*N)/M. | | | | | In the fractional mode, the PLL output is select by bit 25. | | | | | Note: In the Clock Control Module, PLL(1X) output=PLL while PLL(2X) output=PLL * 2. | | | | | the PLL output clock must be in the range of 30MHz~600MHz, | | | | | Its default is 297MHz. | | 30 | R/W | 0x0 | PLL_MODE. | | | | | 0: Manual Mode. | | | | | 1: Auto Mode (Controlled by DE). | | 29 | / | / | 1 | | 28 | R | 0x0 | LOCK. | | | | | 0: unlocked. | | | | | 1: locked (It indicates that the PLL has been stable.) | | 27:26 | / | / | 1 | | 25 | R/W | 0x1 | FRAC_CLK_OUT. | | | | | PLL clock output when PLL_MODE_SEL=0(PLL_PREDIV_M factor must be set to 0); no meaning when PLL_MODE_SEL =1. | | | | | 0: pllout=270MHz; | | | | / | 1: pllout=297MHz. | | 24 | R/W | 0x1 | PLL_MODE_SEL. | | | | | 0: Fractional mode. | | | | | 1: Integer mode. | | | | | Note: When in Fractional mode, the pre-divider M should be set to 0. | | 23:21 | / | / | / | | 20 | R/W | 0x0 | PLL_SDM_EN. | | | | | 0: Disable, 1: Enable. | | 19:15 | / | / | / | |-------|-----|------|--------------------------------| | 14:8 | R/W | 0x62 | PLL_FACTOR_N. | | | | | PLL Factor N. | | | | | Factor=0, N=1; | | | | | Factor=1, N=2; | | | | | Factor=2, N=3; | | | | | | | | | | Factor=127,N=128 | | 7:4 | / | / | 1 | | 3:0 | R/W | 0x7 | PLL_PREDIV_M. | | | | | PLL pre-divider(M = Factor+1). | | | | | The range is from 1 to 16. | #### PLL-VE REGISTER (DEFAULT:03006207) | Offset: 0 | Offset: 0x18 | | Register Name: PLL_VE_CFG_REG | |-----------|--------------|---------|-----------------------------------------------------------------------------------------| | Bit | Read/ | Default | Description | | | Write | /Hex | | | 31 | R/W | 0x0 | PLL_ENABLE. 0: Disable, 1: Enable. | | | | | In the integer mode, The PLL output = (24MHz*N)/M. | | | | | In the fractional mode, the PLL output is select by bit 25. | | | | ~ | Note: The PLL output clock must be in the range of 30MHz~600MHz, Its default is 297MHz. | | 30:29 | 1 | 1 | | | 28 | R | 0x0 | LOCK | | | | | 0: unlocked | | | | | 1: locked (It indicates that the PLL has been stable.) | | 27:26 | 1 | | | | 25 | R/W | 0x1 | FRAC_CLK_OUT. | | | | | PLL clock output when PLL_MODE_SEL=0(PLL_PREDIV_M factor must be set to 0); no meaning when PLL_MODE_SEL =1. | |-------|-----|------|--------------------------------------------------------------------------------------------------------------| | | | | 0: pllout=270MHz; | | | | | 1: pllout=297MHz. | | 24 | R/W | 1 | PLL_MODE_SEL. | | | | | 0: Fractional mode. | | | | | 1: Integer mode. | | | | | Note: When in Fractional mode, the pre-divider M should be set to 0. | | 23:21 | / | / | 1 | | 20 | R/W | 0x0 | PLL_SDM_EN. | | | | | 0: Disable, 1: Enable. | | 19:15 | / | / | 1 | | 14:8 | R/W | 0x62 | PLL_FACTOR_N. | | | | | PLL Factor N. | | | | | Factor=0, N=1; | | | | | Factor=1, N=2; | | | | | Factor=2, N=3 | | | | | | | | | | Factor=31,N=32 | | | | | | | | | | Factor=127,N=128 | | 7:4 | / | 1 | /. | | 3:0 | R/W | 0x7 | PLL_PREDIV_M. | | | | | PLL pre-divider (M = Factor+1). | | | | | The range is from 1 to 16. | ## PLL-DDR REGISTER (DEFAULT:0X00001000) | Offset: 0x20 | | | Register Name: PLL_DDR_CFG_REG | |--------------|-------|---------|--------------------------------| | Bit | Read/ | Default | Description | | | Write | /Hex | | |-------|-------|------|---------------------------------------------------------------------------------------| | 31 | R/W | 0x0 | PLL_ENABLE. | | | | | 0: Disable, 1: Enable. | | | | | Set bit20 to validate the PLL after this bit is set to 1. | | | | | the PLL_DDR output for SDRAM = (24MHz*N*K)/M. | | | | | Note: the PLL output clock must be in the range of 200MHz~2.6GHz, | | | | | Its default is 408MHz. | | 30:29 | / | / | 1 | | 28 | R | 0x0 | LOCK | | | | | 0: unlocked | | | | | 1: locked (It indicates that the PLL has been stable.) | | 27:25 | / | / | 1 | | 24 | R/W | 0x0 | SDRAM_SIGMA_DELTA_EN. | | | | | 0: Disable. | | | | | 1: Enable. | | 23:21 | / | / | 1 | | 20 | R/W | 0x0 | SDRPLL_UPD. | | | | | SDRPLL Configuration Update. | | | | | Note: when PLL has changed, this bit should be set to 1 to validate | | | | | PLL, otherwise the change is invalid. It will be auto cleared after the PLL is valid. | | | | | 0: No effect. | | | | A | 1: To validate PLL. | | 19:13 | 1 | 1 | | | 12:8 | R/W | 0x10 | PLL_FACTOR_N. | | | | | PLL Factor N. | | | | | Factor=0, N=1; | | | | | Factor=1, N=2; | | | | | Factor=2, N=3; | | 12:8 | R/W | 0x10 | PLL Factor N. Factor=0, N=1; Factor=1, N=2; | | | | | Factor=31,N=32 | |-----|-----|-----|-------------------------------| | 7:6 | / | / | / | | 5:4 | R/W | 0x0 | PLL_FACTOR_K. | | | | | PLL Factor K.(K=Factor + 1) | | | | | The range is from 1 to 4. | | 3:2 | / | / | | | 1:0 | R/W | 0x0 | PLL_FACTOR_M. | | | | | PLL Factor M.(M = Factor + 1) | | | | | The range is from 1 to 4. | | | | | | ### PLL-PERIPHERAL REGISTER (DEFAULT:0X00041811) | Offset: 0 | 0x28 | | Register Name: PLL_PERIPH_CFG_REG | |-----------|----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x0 | PLL_ENABLE. 0: Disable, 1: Enable. The PLL Output = 24MHz*N*K/2. Note: The PLL Output should be fixed to 600MHz, it is not recommended to vary this value arbitrarily. In the Clock Control Module, PLL(2X) output= PLL*2 = 24MHz*N*K. The PLL output clock must be in the range of 200MHz~1.8GHz, Its default is 600MHz. | | 30:29 | 1 | 1 | | | 28 | R | 0x0 | LOCK. 0: unlocked 1: locked (It indicates that the PLL has been stable.) | | 27:26 | 1 | 1 | / | | 25 | R/W | 0x0 | PLL_BYPASS_EN. | | | | | PLL Output Bypass Enable. | |------------|----------|----------|----------------------------------------------------------------------------------------------------------| | | | | 0: Disable, 1: Enable. | | | | | If the bypass is enabled, the PLL output is 24MHz. | | 24 | R/W | 0x0 | PLL_CLK_OUT_EN. | | | | | PLL clock output enable.(Just for the SATA Phy) | | | | | 0: Disable, 1: Enable. | | 23:19 | / | / | | | 18 | R/W | 0x1 | PLL_24M_OUT_EN. | | | | | PLL 24MHz output enable. | | | | | 0: Disable, | | | | | 1: Enable. When 25MHz crystal used, this PLL can output 24MHz. | | 17:16 | R/W | 0x0 | PLL_24M_POST_DIV. | | | | | PLL 24M output clock post divider (when 25MHz crystal used). | | | | | 1/2/3/4. | | 15:13 | / | / | 1 | | 12:8 | R/W | 0x18 | PLL_FACTOR_N. | | | | | | | | | | PLL Factor N. | | | | | PLL Factor N. Factor=0, N=1; | | | | | | | | | | Factor=0, N=1; | | | | / | Factor=0, N=1; Factor=1, N=2; | | | | | Factor=0, N=1; Factor=1, N=2; | | 7:6 | / | | Factor=0, N=1; Factor=1, N=2; Factor=2, N=3; | | 7:6<br>5:4 | /<br>R/W | /<br>0x1 | Factor=0, N=1; Factor=1, N=2; Factor=2, N=3; Factor=31,N=32 | | | | | Factor=0, N=1; Factor=1, N=2; Factor=2, N=3; Factor=31,N=32 | | | | | Factor=0, N=1; Factor=1, N=2; Factor=2, N=3; Factor=31,N=32 / PLL_FACTOR_K. | | | | | Factor=0, N=1; Factor=1, N=2; Factor=2, N=3; Factor=31,N=32 / PLL_FACTOR_K. PLL Factor K.(K=Factor + 1) | #### PLL-GPU REGISTER (DEFAULT:0X03006207) | Offset: 0x38 | | | Register Name: PLL_GPU_CFG_REG | |--------------|----------------|-----------------|--------------------------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x0 | PLL_GPU_ENABLE. | | | | | 0: Disable, 1: Enable. | | | | | In the integer mode, The PLL_GPU output= (24MHz*N)/M. | | | | | In the fractional mode, the PLL_GPU output is select by bit 25. | | | | | Note: The PLL output clock must be in the range of 30MHz~600MHz, Its default is 297MHz. | | 30:29 | / | / | 1 | | 28 | R | 0x0 | LOCK | | | | | 0: unlocked | | | | | 1: locked (It indicates that the PLL has been stable.) | | 27:26 | / | / | 1 | | 25 | R/W | 0x1 | FRAC_CLK_OUT. | | | | | PLL clock output when PLL_MODE_SEL=0(PLL_PREDIV_M factor must be set to 0); no meaning when PLL_MODE_SEL =1. | | | | | 0: pllout=270MHz; | | | | | 1: pllout=297MHz. | | 24 | R/W | 0x1 | PLL_MODE_SEL. | | | | | 0: Fractional mode. | | | | | 1: Integer mode. | | | | | Note: When in Fractional mode, the pre-divider M should be set to 0. | | 23:21 | 1 | 1 | / | | 20 | R/W | 0x0 | PLL_SDM_EN. | | | | | 0: Disable, 1: Enable. | | 19:15 | / | / | / | | 14:8 | R/W | 0x62 | PLL_FACTOR_N | |------|-----|------|---------------------------------| | | | | PLL Factor N. | | | | | Factor=0, N=1; | | | | | Factor=1, N=2; | | | | | Factor=2, N=3 | | | | | | | | | | Factor=127,N=128 | | 7:4 | / | / | 1 | | 3:0 | R/W | 0x7 | PLL_PRE_DIV_M. | | | | | PLL pre-divider (M = Factor+1). | | | | | The range is from 1 to 16. | # MIPI\_PLL CONTROL REGISTER (DEFAULT:0X00000502) | Offset: ( | 0x40 | | Register Name: MIPI_PLL_CFG_REG0 | |-----------|----------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x0 | MIPI_PLL_ENABLE. 0: Disable, 1: Enable. The PLL output= (PLL_SRC*N*K)/M when VFB_SEL=0 (MIPI mode); When VFB_SEL=1, the PLL output is depend on these bits: sint_frac,sdiv2, s6p25_7p5, pll_feedback_div. | | 30:29 | / | / | | | 28 | R | 0x0 | 1: locked (It indicates that the PLL has been stable.) | | 27 | R/W | 0x0 | SINT_FRAC. When VFB_SEL=1, PLL mode control, otherwise no meaning. 0: Integer mode 1: Fractional mode | | 26 | R/W | 0x0 | SDIV2. | |-------|-----|-----|--------------------------------------------------------------------------------------------| | | | | PLL clock output when VFB_SEL=1; no meaning when VFB_SEL =0 | | | | | 0: PLL output | | | | | 1: PLL output X2. | | 25 | R/W | 0x0 | S6P25_7P5. | | | | | PLL Output is selected by this bit when VFB_SEL=1 and SINT_FRAC=1, otherwise no meaning. | | | | | 0: pllout=pllinput*6.25 | | | | | 1: pllout=pllinput*7.5. | | 24 | / | / | 1 | | 23 | R/W | 0 | LDO1_EN. | | | | | On-chip LDO1 Enable. | | 22 | R/W | 0 | LDO2_EN. | | | | | On-chip LDO2 Enable. | | 21 | R/W | 0 | PLL_SRC. | | | | | PLL Source Select. | | | | | 0: VIDEO PLL | | | | | 1: /. | | 20 | R/W | 0x0 | PLL_SDM_EN. | | | | | 0: Disable, 1: Enable. | | 19:18 | / | 1 | | | 17 | R/W | 0x0 | PLL_FEEDBACK_DIV. | | | | | PLL feed-back divider control. PLL clock output when VFB_SEL=1; no meaning when VFB_SEL =0 | | | | | 0:divided by 5 | | | | | 1:divided by 7 | | 16 | R/W | 0x0 | VFB_SEL. | | | | | 0: MIPI mode(N, K, M valid) | | | | | 1:/ | | 15:12 | / | / | / | |-------|-----|-----|----------------------------------------| | 11:8 | R/W | 0x5 | PLL_FACTOR_N | | | | | PLL Factor N. | | | | | Factor=0, N=1; | | | | | Factor=1, N=2; | | | | | | | | | | Factor=15,N=16 | | 7:6 | / | / | / | | 5:4 | R/W | 0x0 | PLL_FACTOR_K. | | | | | PLL Factor K.(K=Factor + 1) | | | | | The range is from 1 to 4. | | 3:0 | R/W | 0x2 | PLL_PRE_DIV_M. | | | | | PLL Pre-divider Factor (M = Factor+1). | | | | | The range is from 1 to 16. | ## PLL REGISTER HSIC PLL(DEFAULT:0X03001300) | Offset: 0 | )x44 | | Register Name: PLL9_HSIC_CFG_REG | |-----------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x0 | PLL9_ENABLE. 0: Disable, 1: Enable. In the integer mode, The PLL9 output= (24MHz*N)/M. In the fractional mode, the PLL9 output is select by bit 25. Note: The PLL output clock must be in the range of 30MHz~600MHz, Its default is 480MHz. | | 30:29 | 1 | 1 | | | 28 | R | 0x0 | 1: locked (It indicates that the PLL has been stable.) | | 27:26 | / | / | / | |-------|-----|------|--------------------------------------------------------------------------------------------------------------| | 25 | R/W | 0x1 | FRAC_CLK_OUT. | | | | | PLL clock output when PLL_MODE_SEL=0(PLL_PREDIV_M factor must be set to 0); no meaning when PLL_MODE_SEL =1. | | | | | 0: pllout=270MHz; | | | | | 1: pllout=297MHz. | | 24 | R/W | 0x1 | PLL_MODE_SEL. | | | | | 0: Fractional mode. | | | | | 1: Integer mode. | | | | | Note: When in Fractional mode, the pre-divider M should be set to 0. | | 23:21 | / | / | 1 | | 20 | R/W | 0x0 | PLL_SDM_EN. | | | | | 0: Disable, 1: Enable. | | 19:15 | / | / | 1 | | 14:8 | R/W | 0x13 | PLL_FACTOR_N | | | | | PLL Factor N. | | | | | Factor=0, N=1; | | | | | Factor=1, N=2; | | | | | Factor=2, N=3 | | | | | | | | | | Factor=0x7F,N=128 | | 7:4 | / | / | 1 | | 3:0 | R/W | 0x0 | PLL_PRE_DIV_M. | | | | | PLL pre-divider (M = Factor+1). | | | | | The range is from 1 to 16. | # PLL-DE REGISTER(DEFAULT:0X03006207) | Offset: 0x48 | | | Register Name: PLL_DE_CFG_REG | |--------------|-------|---------|-------------------------------| | Bit | Read/ | Default | Description | | | Write | /Hex | | |-------|-------|------|--------------------------------------------------------------------------------------------------------------| | 31 | R/W | 0x0 | PLL_ENABLE. | | | | | 0: Disable, 1: Enable. | | | | | In the integer mode, The PLL output= (24MHz*N)/M. | | | | | In the fractional mode, the PLL output is select by bit 25. | | | | | Note: The PLL output clock must be in the range of 30MHz~600MHz, Its default is 297MHz. | | 30:29 | / | / | 1 | | 28 | R | 0x0 | LOCK | | | | | 0: unlocked | | | | | 1: locked (It indicates that the PLL has been stable.) | | 27:26 | / | / | 1 | | 25 | R/W | 0x1 | FRAC_CLK_OUT. | | | | | PLL clock output when PLL_MODE_SEL=0(PLL_PREDIV_M factor must be set to 0); no meaning when PLL_MODE_SEL =1. | | | | | 0: pllout=270MHz; | | | | | 1: pllout=297MHz. | | 24 | R/W | 0x1 | PLL_MODE_SEL. | | | | | 0: Fractional mode. | | | | | 1: Integer mode. | | | | | Note: When in Fractional mode, the pre-divider M should be set to 0. | | 23:21 | / | 1 | 1 | | 20 | R/W | 0x0 | PLL_SDM_EN. | | | | | 0: Disable, 1: Enable. | | 19:15 | / | / | / | | 14:8 | R/W | 0x62 | PLL_FACTOR_N | | | | | PLL Factor N. | | | | | Factor=0, N=1; | | | | | Factor=1, N=2; | | | | | Factor=2, N=3 | |-----|-----|-----|---------------------------------| | | | | | | | | | Factor=0x7F,N=128 | | 7:4 | / | / | | | 3:0 | R/W | 0x7 | PLL_PRE_DIV_M. | | | | | PLL pre-divider (M = Factor+1). | | | | | The range is from 1 to 16. | ### CPU /AXI CLOCK RATIO REGISTER (DEFAULT: 0X00010000) | Offset: 0x50 | | | Register Name: CPU_AXI_CFG_REG | |--------------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31:18 | / | / | | | 17:16 | R/W | 0x1 | CPU_CLK_SRC_SEL. CPU0/1 Clock Source Select. 00: LOSC 01: OSC24M 10: PLL_CPU 11: PLL_CPU If the clock source is changed, at most to wait for 8 present running clock cycles. | | 15:10 | / | / | 1 | | 9:8 | R/W | 0x0 | CPU_APB_CLK_DIV. 00: /1 01: /2 1x: /4 Note: System APB clock source is CPU clock source. | | 7:3 | / | 1 | / | | 2:0 | R/W | 0x0 | AXI_CLK_DIV_RATIO. | | AXI Clock divide ratio. | |---------------------------------------| | AXI Clock source is CPU clock source. | | 000: /1 | | 001: /2 | | 010: /3 | | 011: /4 | | 1xx: /4 | ## AHB1/APB1 CLOCK RATIO REGISTER (DEFAULT: 0X00001010) | Offset | : 0x54 | | Register Name: AHB1_APB1_CFG_REG | |-----------|----------------|-----------------|------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:1<br>4 | / | / | | | 13:1 | R/W | 0x1 | AHB1_CLK_SRC_SEL. 00: LOSC 01: OSC24M 10: AXI 11: PLL_PERIPH/ AHB1_PRE_DIV. | | 11:1<br>0 | / | 1 | | | 9:8 | R/W | 0x0 | APB1_CLK_RATIO. APB1 Clock divide ratio. APB1 clock source is AHB1 clock. 00: /2 01: /2 10: /4 11: /8 | | 7:6 | R/W | 0x0 | AHB1_PRE_DIV AHB1 clock pre-divide ratio | | | | | 00: /1 | |-----|-----|-----|--------------------------| | | | | 01: /2 | | | | | 10: /3 | | | | | 11: /4 | | 5:4 | R/W | 0x1 | AHB1_CLK_DIV_RATIO. | | | | | AHB1 Clock divide ratio. | | | | | 00: /1 | | | | | 01: /2 | | | | | 10: /4 | | | | | 11: /8 | | 3:0 | / | / | 1 | ## APB2 CLOCK DIVIDE RATIO REGISTER (DEFAULT: 0X01000000) | Offset | : 0x58 | | Register Name: APB2_CLK_DIV_REG | |--------|-----------|-----------|--------------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:2 | / | / | / | | 6 | | | | | 25:2 | R/W | 0x1 | APB2_CLK_SRC_SEL. | | 4 | | | APB2 Clock Source Select | | | | | 00: LOSC | | | | | 01: OSC24M | | | | | 10: PLL_PERIPH | | | | | 11: PLL_PERIPH | | | | | This clock is used for some special module apbclk(UART、TWI). | | | | | Because these modules need special clock rate even if the | | | | | apb1clk changed. | | 23:1 | / | 1 | / | | 8 | | | | | 17:1 | R/W | 0x0 | CLK_RAT_N | | 6 | | | Clock pre-divide ratio (n) | |------|-----|-----|------------------------------------------------------------------------------| | | | | The select clock source is pre-divided by $2^n$ . The divider is $1/2/4/8$ . | | 15:5 | / | / | / | | 4:0 | R/W | 0x0 | CLK_RAT_M. | | | | | Clock divide ratio (m) | | | | | The pre-divided clock is divided by (m+1). The divider is from 1 to 32. | ### AHB1 MODULE CLOCK GATING REGISTER 0(DEFAULT: 0X00000000) | Offset: 0x60 | | | Register Name: AHB1_GATING_REG0 | |--------------|----------------|-----------------|------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:3<br>0 | / | / | | | 29 | R/W | 0x0 | Gating AHB Clock for USB OHCI(0: mask, 1: pass). | | 27:2<br>8 | / | / | | | 26 | R/W | 0x0 | Gating AHB Clock for USB EHCI (0: mask, 1: pass). | | 25 | / | / | 1 | | 24 | R/W | 0x0 | USB_OTG_AHB_GATING. Gating AHB Clock for USB-OTG(0: mask, 1: pass). | | 23:2 | / | / | | | 21 | R/W | 0x0 | SPI1_AHB_GATING. Gating AHB Clock for SPI1(0: mask, 1: pass). | | 20 | R/W | 0x0 | SPIO_AHB_GATING. Gating AHB Clock for SPIO(0: mask, 1: pass). | | 19 | R/W | 0x0 | HSTMR_AHB_GATING. Gating AHB Clock for High Speed Timer (0: mask, 1: pass). | | 18:1 | / | / | / | |------|-----|-----|--------------------------------------------------| | 5 | | | | | 14 | R/W | 0x0 | SDRAM_AHB_GATING. | | | | | Gating AHB Clock for SDRAM(0: mask, 1: pass). | | 13 | R/W | 0x0 | NAND_AHB_GATING. | | | | | Gating AHB Clock for NAND(0: mask, 1: pass). | | 12:1 | / | / | 1 | | 1 | | | | | 10 | R/W | 0x0 | SD2_AHB_GATING. | | | | | Gating AHB Clock for SD/MMC2(0: mask, 1: pass). | | 9 | R/W | 0x0 | SD1_AHB_GATING. | | | | | Gating AHB Clock for SD/MMC1(0: mask, 1: pass). | | 8 | R/W | 0x0 | SD0_AHB_GATING. | | | | | Gating AHB Clock for SD/MMC0(0: mask, 1: pass). | | 7 | / | / | | | 6 | R/W | 0x0 | DMA_AHB_GATING. | | | | | Gating AHB Clock for DMA(0: mask, 1: pass). | | 5:2 | / | / | 1 | | 1 | R/W | 0x0 | MIPIDSI_AHB_GATING. | | | | | Gating AHB Clock for MIPI DSI(0: mask, 1: pass). | | 0 | / | / | | ### AHB1 MODULE CLOCK GATING REGISTER 1(DEFAULT: 0X00000000) | Offset | : 0x64 | | Register Name: AHB1_GATING_REG1 | |--------|-----------|-----------|---------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:2 | / | / | / | | 6 | | | | | 25 | R/W | 0x0 | DRC_AHB_GATING. | | | | | Gating AHB Clock for DRC (0: mask, 1: pass). | |-----------|-----|-----|---------------------------------------------------| | 24:2 | / | / | / | | 22 | R/W | 0x0 | SPINLOCK_AHB_GATING. | | | | | Gating AHB Clock for SPINLOCK (0: mask, 1: pass). | | 21 | R/W | 0x0 | 1 | | 20 | R/W | 0x0 | GPU_AHB_GATING. | | | | | Gating AHB Clock for GPU (0: mask, 1: pass). | | 19:1<br>5 | / | / | | | 14 | R/W | 0x0 | FE_AHB_GATING. | | | | | Gating AHB Clock for DE-FE (0: mask, 1: pass). | | 13 | | | | | 12 | R/W | 0x0 | BE_AHB_GATING. | | | | | Gating AHB Clock for DE-BE (0: mask, 1: pass). | | 11:9 | / | / | 1 | | 8 | R/W | 0x0 | CSI_AHB_GATING. | | | | | Gating AHB Clock for CSI (0: mask, 1: pass). | | 7:5 | / | / | 1 | | 4 | R/W | 0x0 | LCD_AHB_GATING. | | | | Á | Gating AHB Clock for LCD (0: mask, 1: pass). | | 3:1 | / | / | | | 0 | R/W | 0x0 | VE_AHB_GATING. | | | | | Gating AHB Clock for VE (0: mask, 1: pass). | ## APB1 MODULE CLOCK GATING REGISTER (DEFAULT: 0X00000000) | Offset: 0x68 | | | Register Name: APB1_GATING_REG | |--------------|-----------|-----------|--------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:1 | / | / | /. | |------|-----|-----|---------------------------------------------------| | 4 | | | | | 13 | R/W | 0x0 | DAUDIO1_APB_GATING. | | | | | Gating APB Clock for DAUDIO 1 (0: mask, 1: pass). | | 12 | R/W | 0x0 | DAUDIOO_APB_GATING. | | | | | Gating APB Clock for DAUDIO 0 (0: mask, 1: pass). | | 11:6 | / | / | / | | 5 | R/W | 0x0 | PIO_APB_GATING. | | | | | Gating APB Clock for PIO (0: mask, 1: pass). | | 4:1 | / | / | 1 | | 0 | R/W | 0x0 | ADDA_D_APB_GATING. | | | | | Gating APB Clock for ADDA_D(0: mask, 1: pass). | ## APB2 MODULE CLOCK GATING REGISTER (DEFAULT: 0X00000000) | Offset: | 0x6C | | Register Name: APB2_GATING_REG | |---------|----------------|-----------------|------------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31:21 | / | / | 1. | | 20 | R/W | 0x0 | UART4_APB_GATING. Gating APB Clock for UART4(0: mask, 1: pass). | | 19 | R/W | 0x0 | UART3_APB_GATING. Gating APB Clock for UART3(0: mask, 1: pass). | | 18 | R/W | 0x0 | UART2_APB_GATING. Gating APB Clock for UART2(0: mask, 1: pass). | | 17 | R/W | 0x0 | UART1_APB_GATING. Gating APB Clock for UART1(0: mask, 1: pass). | | 16 | R/W | 0x0 | UARTO_APB_GATING. Gating APB Clock for UARTO(0: mask, 1: pass). | | 15:3 | / | / | / | | 2 | R/W | 0x0 | TWI2_APB_GATING. | |---|-----|-----|----------------------------------------------| | | | | Gating APB Clock for TWI2(0: mask, 1: pass). | | 1 | R/W | 0x0 | TWI1_APB_GATING. | | | | | Gating APB Clock for TWI1(0: mask, 1: pass). | | 0 | R/W | 0x0 | TWIO_APB_GATING. | | | | | Gating APB Clock for TWI0(0: mask, 1: pass). | #### NAND CLOCK REGISTER (DEFAULT: 0X00000000) | Offset: 0 | 0x80 | | Register Name: NAND_SCLK_CFG_REG | |-----------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x0 | SCLK_GATING. Gating Special Clock(Max Clock = 200MHz) 0: Clock is OFF 1: Clock is ON This special clock = Clock Source/Divider N/Divider M. | | 30:26 | / | / | 1 | | 25:24 | R/W | 0x0 | CLK_SRC_SEL. Clock Source Select 00: OSC24M 01: PLL_PERIPH 10: / 11: /. | | 23:18 | 1 | 1 | | | 17:16 | R/W | 0x0 | CLK_DIV_RATIO_N. Clock pre-divide ratio (n) The select clock source is pre-divided by 2^n. The divider is 1/2/4/8. | | 15:4 | 1 | 1 | / | | 3:0 | R/W | 0x0 | CLK_DIV_RATIO_M | | Clock divide ratio (m) | |-------------------------------------------------------------------------| | The pre-divided clock is divided by (m+1). The divider is from 1 to 16. | **Note**: In practical applications, the module clock frequency is always switched off. #### SD/MMC 0 CLOCK REGISTER (DEFAULT: 0X00000000) | Offset: | 0x88 | | Register Name: SD0_CLK_REG | |---------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x0 | SCLK_GATING. Gating Special Clock(Max Clock = 200MHz) 0: Clock is OFF 1: Clock is ON This special clock = Clock Source/Divider N/Divider M. | | 30:26 | / | / | 1 | | 25:24 | R/W | 0x0 | CLK_SRC_SEL. Clock Source Select 00: OSC24M 01: PLL_PERIPH 10: / 11: /. | | 23 | / | 1 | | | 22:20 | R/W | 0x0 | SAMPLE_CLK_PHASE_CTR. Sample Clock Phase Control. The sample clock phase delay is based on the number of source clock that is from 0 to 7. | | 19:18 | 1 | | / | | 17:16 | R/W | 0x0 | CLK_DIV_RATIO_N. Clock pre-divide ratio (n) The select clock source is pre-divided by 2^n. The divider is 1/2/4/8. | | 15:11 | / | / | | |-------|-----|-----|-------------------------------------------------------------------------| | 10:8 | R/W | 0x0 | OUTPUT_CLK_PHASE_CTR. | | | | | Output Clock Phase Control. | | | | | The output clock phase delay is based on the number of source clock | | | | | that is from 0 to 7. | | 7:4 | / | / | | | 3:0 | R/W | 0x0 | CLK_DIV_RATIO_M. | | | | | Clock divide ratio (m) | | | | | The pre-divided clock is divided by (m+1). The divider is from 1 to 16. | ### SD/MMC 1 CLOCK REGISTER (DEFAULT: 0X00000000) | Offset: 0 | 0x8C | | Register Name: SD1_CLK_REG | |-----------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x0 | SCLK_GATING. Gating Special Clock(Max Clock = 200MHz) 0: Clock is OFF 1: Clock is ON This special clock = Clock Source/Divider N/Divider M. | | 30:26 | / | / | | | 25:24 | R/W | 0x0 | CLK_SRC_SEL. Clock Source Select 00: OSC24M 01: PLL_PERIPH 10: / 11: /. | | 23 | 1 | 1 | | | 22:20 | R/W | 0x0 | CLK_PHASE_CTR. Sample Clock Phase Control. | | | | | The sample clock phase delay is based on the number of source clock that is from 0 to 7. | |-------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------| | 19:18 | / | / | / | | 17:16 | R/W | 0x0 | CLK_DIV_RATIO_N. Clock pre-divide ratio (n) The select clock source is pre-divided by 2^n. The divider is 1/2/4/8. | | 15:11 | / | / | / | | 10:8 | R/W | 0x0 | OUTPUT_CLK_PHASE_CTR. Output Clock Phase Control. The output clock phase delay is based on the number of source clock that is from 0 to 7. | | 7:4 | / | / | 1 | | 3:0 | R/W | 0x0 | CLK_DIV_RATIO_M. Clock divide ratio (m) The pre-divided clock is divided by (m+1). The divider is from 1 to 16. | ### SD/MMC 2 CLOCK REGISTER (DEFAULT: 0X00000000) | Offset: 0 | Offset: 0x90 | | Register Name: SD2_CLK_REG | |-----------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x0 | SCLK_GATING. Gating Special Clock(Max Clock = 200MHz) 0: Clock is OFF 1: Clock is ON This special clock = Clock Source/Divider N/Divider M. | | 30:26 | / | 1 | // | | 25:24 | R/W | 0x0 | CLK_SRC_SEL. Clock Source Select 00: OSC24M | | | | | 01: PLL_PERIPH | |-------|-----|-----|------------------------------------------------------------------------------------------| | | | | 10: / | | | | | 11: /. | | 23 | / | / | / | | 22:20 | R/W | 0x0 | CLK_PHASE_CTR. | | | | | Sample Clock Phase Control. | | | | | The sample clock phase delay is based on the number of source clock that is from 0 to 7. | | 19:18 | / | / | 1 | | 17:16 | R/W | 0x0 | CLK_DIV_RATIO_N. | | | | | Clock pre-divide ratio (n) | | | | | The select clock source is pre-divided by 2 <sup>n</sup> . The divider is 1/2/4/8. | | 15:11 | / | / | 1 | | 10:8 | R/W | 0x0 | OUTPUT_CLK_PHASE_CTR. | | | | | Output Clock Phase Control. | | | | | The output clock phase delay is based on the number of source clock | | | | | that is from 0 to 7. | | 7:4 | / | / | | | 3:0 | R/W | 0x0 | CLK_DIV_RATIO_M. | | | | | Clock divide ratio (m) | | | | | The pre-divided clock is divided by (m+1). The divider is from 1 to 16. | ### SPIO CLOCK REGISTER (DEFAULT: 0X00000000) | Offset: 0xA0 | | | Register Name: SPIO_CLK_REG | |--------------|-------|---------|------------------------------------------| | Bit | Read/ | Default | Description | | | Write | /Hex | | | 31 | R/W | 0x0 | SCLK_GATING. | | \ | | | Gating Special Clock(Max Clock = 200MHz) | | | | | 0: Clock is OFF | | | | | 1: Clock is ON | |-------|-----|-----|------------------------------------------------------------------------------------| | | | | This special clock = Clock Source/Divider N/Divider M. | | 30:26 | / | / | / | | 25:24 | R/W | 0x0 | CLK_SRC_SEL. | | | | | Clock Source Select | | | | | 00: OSC24M | | | | | 01: PLL_PERIPH | | | | | 10: / | | | | | 11: /. | | 23:18 | / | / | 1 | | 17:16 | R/W | 0x0 | CLK_DIV_RATIO_N. | | | | | Clock pre-divide ratio (n) | | | | | The select clock source is pre-divided by 2 <sup>n</sup> . The divider is 1/2/4/8. | | 15:4 | / | / | | | 3:0 | R/W | 0x0 | CLK_DIV_RATIO_M. | | | | | Clock divide ratio (m) | | | | | The pre-divided clock is divided by (m+1). The divider is from 1 to 16. | ## SPI1 CLOCK REGISTER (DEFAULT: 0X00000000) | Offset: 0 | Offset: 0xA4 | | Register Name: SPI1_CLK_REG | |-----------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x0 | SCLK_GATING. Gating Special Clock(Max Clock = 200MHz) 0: Clock is OFF 1: Clock is ON This special clock = Clock Source/Divider N/Divider M. | | 30:26 | 1 | 1 | | | 25:24 | R/W | 0x0 | CLK_SRC_SEL. | | | | | Clock Source Select | |-------|-----|-----|-------------------------------------------------------------------------| | | | | 00: OSC24M | | | | | 01: PLL_PERIPH | | | | | 10: / | | | | | 11: /. | | 23:18 | / | / | 1 | | 17:16 | R/W | 0x0 | CLK_DIV_RATIO_N. | | | | | Clock pre-divide ratio (n) | | | | | The select clock source is pre-divided by 2^n. The divider is 1/2/4/8. | | 15:4 | / | / | 1 | | 3:0 | R/W | 0x0 | CLK_DIV_RATIO_M. | | | | | Clock divide ratio (m) | | | | | The pre-divided clock is divided by (m+1). The divider is from 1 to 16. | ### DAUDIO 0 CLOCK REGISTER (DEFAULT: 0X00000000) | Offset: 0 | xB0 | | Register Name: DAUDIO0_CLK_REG | |-----------|-------|---------|------------------------------------------| | Bit | Read/ | Default | Description | | | Write | /Hex | | | 31 | R/W | 0x0 | SCLK_GATING. | | | | | Gating Special Clock(Max Clock = 200MHz) | | | | | 0: Clock is OFF | | | | | 1: Clock is ON | | 30:18 | / | 1 | | | 17:16 | R/W | 0x0 | CLK_SRC_SEL. | | | | | 00: PLL_AUDIO (8X) | | | | | 01: PLL_AUDIO(8X)/2 | | | | | 10: PLL_AUDIO(8X)/4 | | | | | 11: PLL_AUDIO(1X) | | 15:0 | / | / | /. | #### **DAUDIO 1 CLOCK REGISTER (DEFAULT: 0X00000000)** | Offset: 0xB4 | | | Register Name: DAUDIO1_CLK_REG | |--------------|----------------|-----------------|-----------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x0 | SCLK_GATING. Gating Special Clock(Max Clock = 200MHz) 0: Clock is OFF 1: Clock is ON | | 30:18 | / | / | 1 | | 17:16 | R/W | 0x0 | CLK_SRC_SEL. 00: PLL_AUDIO (8X) 01: PLL_AUDIO(8X)/2 10: PLL_AUDIO(8X)/4 11: PLL_AUDIO(1X) | | 15:0 | / | / | 1. | ### **USBPHY CONFIGURATION REGISTER (DEFAULT: 0X00000000)** | Offset: 0 | Offset: 0xCC | | Register Name: USBPHY_CFG_REG | |-----------|--------------|---------|-----------------------------------| | Bit | Read/ | Default | Description | | | Write | /Hex | | | 31:17 | / | / | | | 16 | R/W | 0x0 | SCLK_GATING_OHCI. | | | | | Gating Special Clock for OHCI | | | | | 0: Clock is OFF | | | | | 1: Clock is ON | | 15:12 | / | / | / | | 11 | R/W | 0 | SCLK_GATING_12M | | | | | Gating Special 12M Clock for HSIC | | | | | 0: Clock is OFF | |-----|-----|-----|------------------------------------------------| | | | | 1: Clock is ON | | | | | The special 12M clock = OSC24M/2. | | 10 | R/W | 0 | SCLK_GATING_HSIC | | | | | Gating Special Clock for HSIC | | | | | 0: Clock is OFF | | | | | 1: Clock is ON | | | | | The special clock is from PLL_HSIC | | 9 | R/W | 0x0 | SCLK_GATING_USBPHY1. | | | | | Gating Special Clock for USB PHY1(EHCIO,OHCIO) | | | | | 0: Clock is OFF | | | | | 1: Clock is ON | | 8 | R/W | 0x0 | SCLK_GATING_USBPHYO. | | | | | Gating Special Clock for USB PHYO(USB OTG) | | | | | 0: Clock is OFF | | | | | 1: Clock is ON | | 7:3 | / | / | 1 | | 2 | R/W | 0 | USBHSIC_RST | | | | | USB HSIC Reset Control | | | | | 0: Assert | | | | | 1: De-assert | | 1 | R/W | 0x0 | USBPHY1_RST. | | | | | USB PHY1 Reset Control | | | | | 0: Assert | | | | | 1: De-assert | | 0 | R/W | 0x0 | USBPHYO_RST. | | | | | USB PHY0 Reset Control | | | | | 0: Assert | | | | 1: De-assert | |--|--|--------------| | | | | ### **DRAM CFG REGISTER (DEFAULT: 0X00000000)** | Offset: 0xF4 | | | Register Name: DRAM_CFG_REG | |--------------|----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x0 | SDRAM_CTR_RST. Sdram Controller Reset. 0: assert, 1: de-assert. | | 30:17 | / | / | 1 | | 16 | R/W | 0x0 | SDRCLK_UPD. SDRCLK Configuration 0 update. 0:Invalid 1:Valid. Note: Set this bit will validate Configuration 0. It will be auto cleared after the Configuration 0 is valid. The SDRCLK Source is from PLL_DDR. | | 15:0 | / | / | 1 | ### DRAM CLK GATING REGISTER (DEFAULT: 0X00000000) | Offset: 0x100 | | | Register Name: DRAM_GATING_REG | |---------------|-------|---------|------------------------------------------------| | Bit | Read/ | Default | Description | | | Write | /Hex | | | 31:29 | / | 1 | | | 28 | R/W | 0x0 | DE_MP_DCLK_GATING. | | | | | Gating DRAM Clock for DE_MP(0: mask, 1: pass). | | 27 | / | / | | | 26 | R/W | 0x0 | BE_DCLK_GATING. | | | | | Gating DRAM Clock for DE_BE(0: mask, 1: pass). | | 25 | / | / | / | |-------|-----|-----|---------------------------------------------------| | 24 | R/W | 0x0 | FE_DCLK_GATING. | | | | | Gating DRAM Clock for DE_FE (0: mask, 1: pass). | | 23:17 | / | / | 1. | | 16 | R/W | 0x0 | DRC_DCLK_GATING. | | | | | Gating DRAM Clock for IEP DRC (0: mask, 1: pass). | | 15:2 | / | / | | | 1 | R/W | 0x0 | CSI_DCLK_GATING. | | | | | Gating DRAM Clock for CSI(0: mask, 1: pass). | | 0 | R/W | 0x0 | VE_DCLK_GATING. | | | | | Gating DRAM Clock for VE(0: mask, 1: pass). | # **DEBE CLOCK REGISTER (DEFAULT: 0X00000000)** | Offset: 0 | 0x104 | | Register Name: BE_SCLK_CFG_REG | |-----------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x0 | SCLK_GATING. Gating Special Clock 0: Clock is OFF 1: Clock is ON This special clock = Clock Source/Divider M. | | 30:27 | / | 1 | | | 26:24 | R/W | 0x0 | CLK_SRC_SEL. Clock Source Select 000: PLL_VIDEO 001: / 010: PLL_PERIPH(2X) 011: PLL_GPU 100:/ | | | | | 101:PLL_DE | |------|-----|-----|-------------------------------------------------------------------------| | | | | 110/111:Reserved. | | 23:4 | / | / | / | | 3:0 | R/W | 0x0 | CLK_DIV_RATIO_M. | | | | | Clock divide ratio (m) | | | | | The pre-divided clock is divided by (m+1). The divider is from 1 to 16. | ### **DEFE CLOCK REGISTER (DEFAULT: 0X00000000)** | Offset: 0x10C | | | Register Name: FE_CLK_REG | |---------------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x0 | SCLK_GATING. Gating Special Clock 0: Clock is OFF 1: Clock is ON This special clock = Clock Source/Divider M. | | 30:27 | / | / | 1 | | 26:24 | R/W | 0x0 | CLK_SRC_SEL. Clock Source Select 000: PLL_VIDEO 001: / 010: PLL_PERIPH(2X) 011: PLL_GPU 100:/ 101:PLL_DE 110/111: Reserved. | | 23:4 | / | 1 | / | | 3:0 | R/W | 0x0 | CLK_DIV_RATIO_M. Clock divide ratio (m) | |--| ## LCD CH0 CLOCK (DEFAULT: 0X00000000) | Offset: 0x118 | | | Register Name: LCD_CH0_CLK_REG | |---------------|----------------|-----------------|----------------------------------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x0 | SCLK_GATING. Gating Special Clock 0: Clock is OFF 1: Clock is ON This special clock = Clock Source/ Divider M | | 30:27 | / | / | 1 | | 26:24 | R/W | 0x0 | CLK_SRC_SEL. Clock Source Select 000: PLL_VIDEO(1X) 001: / 010: PLL_VIDEO(2X) 011: / 100: MIPI_PLL 101~111: / | | 23:0 | / | 1 | | ## LCD CH1 CLOCK REGISTER (DEFAULT: 0X00000000) | Offset: 0x12C | | | Register Name: LCD_CH1_CLK_REG | |---------------|----------------|-----------------|---------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x0 | SCLK_GATING. Gating Special Clock 0: Clock is OFF | | | | | 1: Clock is ON | |-------|-----|-----|-------------------------------------------------------------------------| | | | | This special clock = Clock Source/ Divider M. | | 30:26 | / | / | / | | 25:24 | R/W | 0x0 | SCLK_SEL. | | | | | Special Clock Source Select | | | | | 00: PLL_VIDEO(1X) | | | | | 01: / | | | | | 10: PLL_VIDEO(2X) | | | | | 11:/ | | 23:4 | / | / | 1 | | 3:0 | R/W | 0x0 | CLK_DIV_RATIO_M. | | | | | Clock divide ratio (m) | | | | | The pre-divided clock is divided by (m+1). The divider is from 1 to 16. | # CSI CLOCK REGISTER (DEFAULT: 0X00000000) | Offset: 0x134 | | | Register Name: CSI_CLK_REG | |---------------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x0 | CSI_SCLK_GATING. Gating Special Clock 0: Clock is OFF 1: Clock is ON This special clock = Special Clock Source/CSI_SCLK_DIV_M. | | 30:27 | 1 | 1 | | | 26:24 | R/W | 0x0 | SCLK_SRC_SEL. Special Clock Source Select 000: PLL_VIDEO(1X) 001: / 010: / | | | | | 011: PLL_DE | |-------|-----|-----|-------------------------------------------------------------------------| | | | | 100: MIPI_PLL | | | | | 101: PLL_VE | | | | | | | | | | 110~111:/ | | 23:20 | / | / | | | 19:16 | R/W | 0x0 | CSI_SCLK_DIV_M. | | | | | CSI Clock divide ratio (m) | | | | | The pre-divided clock is divided by (m+1). The divider is from 1 to 16. | | 15 | R/W | 0x0 | CSI_MCLK_GATING. | | | | | Gating Master Clock | | | | | 0: Clock is OFF | | | | | 1: Clock is ON | | | | | This clock =Master Clock Source/ CSI_MCLK_DIV_M. | | 14:11 | / | / | 1 | | 10:8 | R/W | 0x0 | MCLK_SRC_SEL. | | | | | Master Clock Source Select | | | | | 000: PLL_VIDEO(1X) | | | | | 001: / | | | | | 010:/ | | | | | 011:/ | | | | | 100: / | | | | | 101: OSC24M | | | | | 110~111:/ | | 7:4 | 1 | / | 1 | | 3:0 | R/W | 0x0 | CSI_MCLK_DIV_M. | | | | | CSI Master Clock divide ratio (m) | | | | | The pre-divided clock is divided by (m+1). The divider is from 1 to 16. | ### **VE CLOCK REGISTER (DEFAULT: 0X00000000)** | Offset: 0x13C | | | Register Name: VE_CLK_REG | |---------------|----------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x0 | SCLK_GATING. Gating the Special clock for VE(0: mask, 1: pass). Its clock source is the PLL_VE output. This special clock = Clock Source/Divider N. | | 30:19 | / | / | 1. | | 18:16 | R/W | 0x0 | CLK_DIV_RATIO_N. Clock pre-divide ratio (N) The select clock source is pre-divided by n+1. The divider is from 1 to 8. | | 15:0 | / | / | 1 | ## ADDA\_D CLOCK REGISTER (DEFAULT: 0X00000000) | Offset: 0x140 | | | Register Name: ADDA_D_CLK_REG | |---------------|----------------|-----------------|----------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | | vviite | /nex | | | 31 | R/W | 0x0 | SCLK_GATING. | | | | | Gating Special Clock | | | | | 0: Clock is OFF | | | | | 1: Clock is ON | | | | | This special clock = PLL-Audio output. | | 30:0 | / | / | / | #### **AVS CLOCK REGISTER (DEFAULT: 0X00000000)** | Offset: 0 | )x144 | | Register Name: AVS_CLK_REG | |-----------|----------------|-----------------|----------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x0 | SCLK_GATING. | |------|-----|-----|------------------------------| | | | | Gating Special Clock | | | | | 0: Clock is OFF | | | | | 1: Clock is ON | | | | | This special clock = OSC24M. | | 30:0 | / | / | 1 | ## MBUS CLOCK CONTROL REGISTER (DEFAULT: 0X00000000) | Offset: 0 | Ox15C | | Register Name: MBUS_SCLK_CFG_REG | |-----------|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x0 | MBUS_SCLK_GATING. Gating Clock for MBUS 0: Clock is OFF, 1: Clock is ON; MBUS_CLOCK = Clock Source/Divider N/Divider M | | 30:26 | / | / | 1 | | | | | MBUS_SCLK_SRC Clock Source Select 00: OSC24M 01: PLL_PERIPH(2X) 10: PLL_DDR | | 25:24 | R/W | 0x0 | 11: Reserved | | 23:3 | 1 | 1 | | | | | | MBUS_SCLK_RATIO_M Clock Divide Ratio (M) The divided clock is divided by (M+1). The divider is from 1 to 8. The divide ratio must be changed smoothly. | | 2:0 | R/W | 0x0 | Note: If the clock has been changed ,it must wait for at least 16 cycles. | ## MIPI\_DSI CLOCK REGISTER (DEFAULT: 0X00000000) | Offset: 0 | 0x168 | | Register Name: MIPI_DSI_CLK_REG | |-----------|----------------|-----------------|-------------------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x0 | DSI_SCLK_GATING. | | | | | Gating DSI Special Clock | | | | | 0: Clock is OFF | | | | | 1: Clock is ON | | | | | DSI Special clock(test clock) = Clock Source/DSI_SCLK_DIV_M. | | 30:26 | / | / | 1 | | 25:24 | R/W | 0x0 | DSI_SCLK_SRC_SEL. | | | | | DSI Special Clock Source Select | | | | | 00: PLL_VIDEO(1X) | | | | | 01: / | | | | | 10: PLL_VIDEO(2X) | | | | | 11:/ | | 23:20 | / | / | 1 | | 19:16 | R/W | 0x0 | DSI_SCLK_DIV_M. | | | | | DSI Special Clock divide ratio (m) | | | | | The pre-divided clock is divided by (m+1). The divider is from 1 to 16. | | 15 | R/W | 0x0 | DSI_DPHY_GATING. | | | | | Gating DSI DPHY Clock | | | | | 0: Clock is OFF | | | | | 1: Clock is ON | | | | | This DSI DPHY clock =Clock Source/ DPHY_CLK_DIV_M. | | 14:10 | / | 1 | / | | 9:8 | R/W | 0x0 | DSI_DPHY_SRC_SEL. | | | | | DSI DPHY Clock Source Select. | | | | | 00: PLL_VIDEO(1X) 01: / | |-----|-----|-----|---------------------------------------------------------------------------------------------------------------------------| | | | | 10: PLL_PERIPH 11: / | | 7:4 | / | / | 1. | | 3:0 | R/W | 0x0 | DPHY_CLK_DIV_M. DSI DPHY Clock divide ratio (m) The pre-divided clock is divided by (m+1). The divider is from 1 to 16. | # IEP-DRC CLOCK REGISTER (DEFAULT: 0X00000000) | Offset: 0 | x180 | | Register Name: DRC_SCLK_CFG_REG | |-----------|----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x0 | SCLK_GATING. Gating Special Clock 0: Clock is OFF 1: Clock is ON This special clock = Clock Source/Divider M. | | 30:27 | / | / | | | 26:24 | R/W | 0x0 | CLK_SRC_SEL. Clock Source Select 000: PLL_VIDEO(1X) 001: / 010: PLL_PERIPH(2X) 011: PLL_GPU 100:/ 101:PLL_DE 110/111:Reserved. | | 23:4 | / | / | / | | 3:0 | R/W | 0x0 | CLK_DIV_RATIO_M. | |-----|-----|-----|-------------------------------------------------------------------------| | | | | Clock divide ratio (m) | | | | | The pre-divided clock is divided by (m+1). The divider is from 1 to 16. | ### **GPU CLOCK REGISTER (DEFAULT: 0X00000000)** | Offset: 0x1A0 | | | Register Name: GPU_CLK_REG | |---------------|----------------|-----------------|--------------------------------------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x0 | SCLK_GATING. Gating the Special clock for GPU(0: mask, 1: pass). This special clock = Clock Source(PLL-GPU)/Divider N. | | 30:3 | / | / | 1. | | 2:0 | R/W | 0x0 | CLK_DIV_RATIO_N. Clock pre-divide ratio (N) The select clock source is pre-divided by n+1. The divider is from 1 to 8. | ### ATS CLOCK REGISTER (DEFAULT: 0X80000000) | Offset: 0x1B0 | | | Register Name: ATS_CLK_REG | |---------------|-------|---------|-----------------------------------------------| | Bit | Read/ | Default | Description | | | Write | /Hex | | | 31 | R/W | 0x1 | SCLK_GATING. | | | | A | Gating Special Clock(Max Clock = 200MHz) | | | | | 0: Clock is OFF | | | | | 1: Clock is ON | | | | | This special clock = Clock Source /Divider M. | | 30:26 | 1 | 1 | | | 25:24 | R/W | 0x0 | CLK_SRC_SEL. | | | | | Clock Source Select | | | | | 00: OSC24M | |------|-----|-----|------------------------------------------------------------------------| | | | | 01: PLL_PERIPH | | | | | 10: / | | | | | 11: /. | | 23:3 | / | / | 1 | | 2:0 | R/W | 0x0 | CLK_DIV_RATIO_M. | | | | | Clock divide ratio (m) | | | | | The pre-divided clock is divided by (m+1). The divider is from 1 to 8. | ## PLL LOCK TIME REGISTER (DEFAULT:0X000000FF) | Offset: 0x200 | | | Register Name: PLL_LOCK_CFG_REG | |---------------|----------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | | | , - | | | 31:16 | / | / | | | 15:0 | R/W | 0x00FF | PLL_LOCK_TIME | | | | | PLL Lock Time (Unit: us). | | | | | Note: When any PLL (except PLL-CPU) is enabled or changed, the corresponding PLL lock bit will be set after the PLL Lock Time. | ## PLL\_CPU LOCK TIME REGISTER (DEFAULT:0X000000FF) | Offset: 0x204 | | | Register Name: PLLCPU_LOCK_CFG_REG | |---------------|-------|---------|------------------------------------------------------------------------------------------------------| | Bit | Read/ | Default | Description | | | Write | /Hex | | | 31:16 | / | 1 | | | 15:0 | R/W | 0x00FF | PLLCPU_LOCK_TIME | | | | | PLLCPU Lock Time (Unit: us). | | | | | Note: When PLLCPU is enabled or changed, the PLLCPU lock bit will be set after the PLLCPU Lock Time. | # PLL\_CPU BIAS REGISTER (DEFAULT:0X08100200) | Offset: | 0x220 | | Register Name: PLLCPU_BIAS_REG | |---------|----------------|-----------------|-------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x0 | VCO_RST. VCO reset in. | | 30:29 | / | / | / | | 28 | R/W | 0x0 | EXG_MODE. Exchange mode. Note: CPU PLL source will select PLL_PERIPH instead of PLL_CPU | | 27:24 | R/W | 0x8 | PLL_VCO_BIAS_CTRL. PLL VCO bias control[3:0]. | | 23:21 | / | / | 1 | | 20:16 | R/W | 0x10 | PLL_BIAS_CUR_CTRL. PLL Bias Current Control[4:0]. | | 15:11 | / | / | 1 | | 10:8 | R/W | 0x2 | PLL_LOCK_CTRL. PLL lock time control[2:0]. | | 7:4 | / | / | 1 | | 3:0 | R/W | 0x0 | PLL_DAMP_FACT_CTRL. PLL damping factor control[3:0]. | ### PLL\_AUDIO BIAS REGISTER (DEFAULT:0X10100000) | Offset: 0 | )x224 | | Register Name: PLLAUDIO_BIAS_REG | |-----------|----------------|-----------------|------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31:29 | 1 | / | / | | 28:24 | R/W | 0x10 | PLL_VCO_BIAS. PLL VCO Bias Current[4:0] | | 23:21 | / | / | | |-------|-----|------|--------------------------------------| | 20:16 | R/W | 0x10 | PLL_BIAS_CUR. PLL Bias Current[4:0] | | 15:0 | / | / | | ### PLL\_VIDEO BIAS REGISTER (DEFAULT:0X10100000) | Offset: ( | 0x228 | | Register Name: PLLVIDEO_BIAS_REG | |-----------|----------------|-----------------|---------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31:29 | / | / | 1 | | 28:24 | R/W | 0x10 | PLL_VCO_BIAS_CTRL. PLL VCO Bias Control[4:0]. | | 23:21 | / | / | 1 | | 20:16 | R/W | 0x10 | PLL_BIAS_CTRL. PLL Bias Control[4:0]. | | 15:3 | / | / | 1 | | 2:0 | R/W | 0x0 | PLL_DAMP_FACTOR_CTRL. PLL damping factor control[2:0]. | # PLL\_VE BIAS REGISTER (DEFAULT:10100000) | Offset: 0 | x22C | | Register Name: PLLVE_BIAS_REG | |-----------|-------|---------|-------------------------------| | Bit | Read/ | Default | Description | | | Write | /Hex | | | 31:29 | / | 1 | | | 28:24 | R/W | 0x10 | PLL_VCO_BIAS_CTRL. | | | | | PLL VCO Bias Control[4:0]. | | 23:21 | / | / | / | | 20:16 | R/W | 0x10 | PLL_BIAS_CTRL. | | | | | PLL Bias Control[4:0]. | | 15:3 | / | / | | |------|-----|-----|----------------------------------| | 2:0 | R/W | 0x0 | PLL_DAMP_FACTOR_CTRL. | | | | | PLL damping factor control[2:0]. | ## PLL\_DDR BIAS REGISTER (DEFAULT:0X81104000) | Offset: | 0x230 | | Register Name: PLLDDR_BIAS_REG | |---------|----------------|-----------------|-----------------------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31:28 | R/W | 0x8 | PLL_VCO_BIAS. PLL VCO bias[3:0] | | 27:26 | / | / | 1 | | 25 | R/W | 0x0 | PLL_VCO_GAIN_CTRL_EN. PLL VCO gain control enable. 0: disable, 1: enable. | | 24 | R/W | 0x1 | PLL_BANDW_CTRL. PLL band width control. 0: narrow, 1: wide. | | 23:21 | / | / | 1 | | 20:16 | R/W | 0x10 | PLL_BIAS_CUR_CTRL. PLL Bias Current Control. | | 15 | / | 1 | / | | 14:12 | R/W | 0x4 | PLL_VCO_GAIN_CTRL. PLL VCO gain control bit[2:0]. | | 11:4 | / | 1 | | | 3:0 | R/W | 0x0 | PLL_DAMP_FACTOR_CTRL. PLL damping factor control[3:0]. | # PLL\_PERH BIAS REGISTER (DEFAULT:0X10100010) | Offset: ( | )x234 | | Register Name: PLLPERH_BIAS_REG | |-----------|----------------|-----------------|---------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31:29 | / | / | 1 | | 28:24 | R/W | 0x10 | PLL_VCO_BIAS. PLL VCO bias[4:0] | | 23:21 | / | / | | | 20:16 | R/W | 0x10 | PLL_BIAS_CUR_CTRL. PLL Bias Current Control. | | 15:5 | / | / | 1 | | 4 | R/W | 0x1 | PLL_BANDW_CTRL. PLL band width control. 0: narrow, 1: wide. | | 3:2 | / | / | | | 1:0 | R/W | 0x0 | PLL_DAMP_FACTOR_CTRL. PLL damping factor control[1:0]. | ## PLL\_GPU BIAS REGISTER (DEFAULT:0X10100000) | Offset: 0 | )x23C | | Register Name: PLLGPU_BIAS_REG | |-----------|----------------|-----------------|------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31:29 | / | 1 | 1. | | 28:24 | R/W | 0X10 | PLL_VCO_BIAS_CTRL. PLL VCO Bias Control[4:0]. | | 23:21 | 1 | 1 | /. | | 20:16 | R/W | 0x10 | PLL_BIAS_CTRL. PLL Bias Control[4:0]. | | 15:3 | / | / | /. | | 2:0 | R/W | 0x0 | PLL_DAMP_FACTOR_CTRL. | |-----|-----|-----|----------------------------------| | | | | PLL damping factor control[2:0]. | # MIPI\_PLL BIAS REGISTER (DEFAULT: 0XA8100400) | Offset: ( | 0x240 | | Register Name: MIPI_PLL_BIAS_REG | |-----------|----------------|-----------------|----------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x1 | VCO_RST. | | | | | VCO reset in. | | 30:28 | R/W | 0x2 | PLLVDD_LDO_OUT_CTRL. | | | | | PLLVDD LDO output control. | | | | | 000:1.10v | | | | | 001:1.15v | | | | | 010:1.20v | | | | | 011:1.25v | | | | | 100: 1.30v | | | | | 101:1.35v | | | | | 110:1.40v | | | | | 111:1.45v | | 27:24 | R/W | 0x8 | PLL_VCO_BIAS_CTRL. | | | | / | PLL VCO bias control [3:0]. | | 23:21 | / | 1 | 1 | | 20:16 | R/W | 0x10 | PLL_BIAS_CUR_CTRL. | | | | | PLL Bias Current Control[4:0]. | | 15:11 | / | 1 | / | | 10:8 | R/W | 0x4 | PLL_LOCK_CTRL. | | | | | PLL lock time control[2:0]. | | 7:1 | 1 | 1 | / | | 0 | R/W | 0x0 | PLL_DAMP_FACT_CTRL. | | PLL damping factor control. | | |-----------------------------|--| |-----------------------------|--| ## PLL HSIC BIAS REGISTER (DEFAULT:10100000) | Offset: ( | 0x244 | | Register Name: PLL_HSIC_BIAS_REG | |-----------|----------------|-----------------|---------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31:29 | / | / | 1. | | 28:24 | R/W | 0X10 | PLL_VCO_BIAS_CTRL. PLL VCO Bias Control[4:0]. | | 23:21 | / | / | 1. | | 20:16 | R/W | 0x10 | PLL_BIAS_CTRL. PLL Bias Control[4:0]. | | 15:3 | / | / | 1. | | 2:0 | R/W | 0x0 | PLL_DAMP_FACTOR_CTRL. PLL damping factor control[2:0]. | # PLL\_DE BIAS REGISTER (DEFAULT:10100000) | Offset: 0 | )x248 | | Register Name: PLLDE_BIAS_REG | |-----------|-------|---------|----------------------------------| | Bit | Read/ | Default | Description | | | Write | /Hex | <b>/</b> | | 31:29 | / | 1 | 1. | | 28:24 | R/W | 0X10 | PLL_VCO_BIAS_CTRL. | | | | | PLL VCO Bias Control[4:0]. | | 23:21 | 1 | 1 | 1. | | 20:16 | R/W | 0x10 | PLL_BIAS_CTRL. | | | | | PLL Bias Control[4:0]. | | 15:3 | / | / | 1. | | 2:0 | R/W | 0x0 | PLL_DAMP_FACTOR_CTRL. | | | | | PLL damping factor control[2:0]. | ### PLL\_CPU TUNING REGISTER (DEFAULT:0X0A101000) | Offset: | 0x250 | | Register Name: PLL-CPU_TUN_REG | |---------|----------------|-----------------|-------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31:28 | / | / | 1 | | 27 | R/W | 0x1 | PLL_BAND_WID_CTRL. | | | | | PLL band width control. | | | | | 0: narrow, 1: wide. | | 26 | R/W | 0x0 | VCO_GAIN_CTRL_EN. | | | | | VCO Gain Control Enable. | | | | | 0: disable, 1: enable. | | 25:23 | R/W | 0x4 | VCO_GAIN_CTRL. | | | | | VCO gain control bits[2:0]. | | 22:16 | R/W | 0x10 | PLL_INIT_FREQ_CTRL. | | | | | PLL initial frequency control[6:0]. | | 15 | R/W | 0x0 | C_OD. | | | | | c-reg-od for verify | | 14:8 | R/W | 0x10 | C_B_IN. | | | | | c-b-in[6:0] for verify | | 7 | R/W | 0x0 | C_OD1. | | | | | c-reg-od1 for verify | | 6:0 | R | 0x0 | C_B_OUT. | | | | | c-b-out[6:0] for verify | ### PLL-DDR-TUNING REGISTER (DEFAULT: 0X14880000) | Offset: 0x260 | | | Register Name: PLLDDR_TUN_REG | |---------------|-------|---------|-------------------------------| | Bit | Read/ | Default | Description | | | Write | /Hex | | | 31:29 | / | / | / | |-------|-----|------|-------------------------------------| | 28 | R/W | 0x1 | VREG1_OUT_EN. | | | | | vreg1 out enable. | | | | | 0: disable, 1: enable. | | 27 | / | / | 1 | | 26:24 | R/W | 0x4 | PLL_LTIME_CTRL. | | | | | PLL lock time control[2:0]. | | 23 | R/W | 0x1 | VCO_RST. | | | | | VCO reset in. | | 22:16 | R/W | 0x08 | PLL_INIT_FREQ_CTRL. | | | | | PLL initial frequency control[6:0]. | | 15 | R/W | 0x0 | OD1. | | | | | Reg-od1 for verify. | | 14:8 | R/W | 0x0 | B_IN. | | | | | b-in[6:0] for verify | | 7 | R/W | 0x0 | OD. | | | | | reg-od for verify | | 6:0 | R/W | 0x0 | B_OUT. | | | | | b-out[6:0] for verify. | # MIPI\_PLL TUNING REGISTER (DEFAULT: 0X8A002000) | Offset: | Offset: 0x270 | | Register Name: MIPI_PLL_TUN_REG | |---------|----------------|-----------------|--------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x1 | PLL_INPUT_POWER_SEL. 0:2.5V 1:3.3V | | 30 | / | 1 | / | | 29:28 | R/W | 0x0 | VREG_OUT_EN. | |-------|-----|------|-----------------------------| | | | | for verify | | 27 | R/W | 0x1 | PLL_BAND_WID_CTRL. | | | | | PLL band width control. | | | | | 0: narrow, 1: wide. | | 26 | R/W | 0x0 | VCO_GAIN_CTRL_EN. | | | | | VCO Gain Control Enable. | | | | | 0: disable, 1: enable. | | 25:23 | R/W | 0x4 | VCO_GAIN_CTRL. | | | | | VCO gain control bits[2:0]. | | 22 | / | / | 1 | | 21:16 | R/W | 0x0 | CNT_INT. | | | | | For Verify[5:0]. | | 15 | R/W | 0x0 | C_OD. | | | | | c-reg-od for verify | | 14 | / | / | 1 | | 13:8 | R/W | 0x20 | C_B_IN. | | | | | c-b-in[5:0] for verify | | 7 | R/W | 0x0 | C_OD1. | | | | | c-reg-od1 for verify | | 6 | / | 1 | | | 5:0 | R | A | C_B_OUT. | | | | | c-b-out[5:0] for verify | ## PLL-CPU-PATTERN CONTROL REGISTER (DEFAULT: 0X00000000) | Offset: 0x280 | | | Register Name: PLLCPU_PAT_CFG_REG | |---------------|----------------|-----------------|-----------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x0 | SIG_DELT_PAT_EN. | |-------|-----|-----|-----------------------------| | | | | Sigma-delta pattern enable. | | 30:29 | R/W | 0x0 | SPR_FREQ_MODE. | | | | | Spread Frequency Mode. | | | | | 00: DC=0 | | | | | 01: DC=1 | | | | | 10: Triangular | | | | | 11: awmode | | 28:20 | R/W | 0x0 | WAVE_STEP. | | | | | Wave step. | | 19 | / | / | | | 18:17 | R/W | 0x0 | FREQ. | | | | | Frequency. | | | | | 00: 31.5KHz | | | | | 01: 32KHz | | | | | 10: 32.5KHz | | | | | 11: 33KHz | | 16:0 | R/W | 0x0 | WAVE_BOT. | | | | | Wave Bottom. | ## PLL-AUDIO- PATTERN CONTROL REGISTER(DEFAULT:0X00000000) | Offset: 0x284 | | | Register Name: PLLAUDIO_PAT_CFG_REG | |---------------|----------------|-----------------|--------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x0 | SIG_DELT_PAT_EN. Sigma-delta pattern enable. | | 30:29 | R/W | 0x0 | SPR_FREQ_MODE. Spread Frequency Mode. 00: DC=0 | | | | | 01: DC=1 | | |-------|-----|-----|----------------|-----| | | | | 10: Triangular | | | | | | 11: awmode | | | 28:20 | R/W | 0x0 | WAVE_STEP. | / | | | | | Wave step. | | | 19 | / | / | / | | | 18:17 | R/W | 0x0 | FREQ. | | | | | | Frequency. | | | | | | 00: 31.5KHz | , y | | | | | 01: 32KHz | | | | | | 10: 32.5KHz | | | | | | 11: 33KHz | | | 16:0 | R/W | 0x0 | WAVE_BOT. | | | | | | Wave Bottom. | | # PLL-VIDEO- PATTERN CONTROL REGISTER (DEFAULT:0X00000000) | Offset: 0 | )x288 | | Register Name: PLLVIDEO_PAT_CFG_REG | |-----------|-------|---------|-------------------------------------| | Bit | Read/ | Default | Description | | | Write | /Hex | | | 31 | R/W | 0x0 | SIG_DELT_PAT_EN. | | | | | Sigma-delta pattern enable. | | 30:29 | R/W | 0x0 | SPR_FREQ_MODE. | | | | | Spread Frequency Mode. | | | | | 00: DC=0 | | | | | 01: DC=1 | | | | | 10: Triangular | | | | | 11: awmode | | 28:20 | R/W | 0x0 | WAVE_STEP. | | | | | Wave step. | | 19 | / | / | / | | |-------|-----|-----|--------------|---| | 18:17 | R/W | 0x0 | FREQ. | | | | | | Frequency. | | | | | | 00: 31.5KHz | , | | | | | 01: 32KHz | | | | | | 10: 32.5KHz | | | | | | 11: 33KHz | | | 16:0 | R/W | 0x0 | WAVE_BOT. | | | | | | Wave Bottom. | | # PLL-VE- PATTERN CONTROL REGISTER (DEFAULT:0X00000000) | Offset: ( | Dx28C | | Register Name: PLLVE_PAT_CFG_REG | |-----------|----------------|-----------------|----------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x0 | SIG_DELT_PAT_EN. Sigma-delta pattern enable. | | 30:29 | R/W | 0x0 | SPR_FREQ_MODE. Spread Frequency Mode. 00: DC=0 01: DC=1 10: Triangular 11: awmode | | 28:20 | R/W | 0x0 | WAVE_STEP. Wave step. | | 19 | 1 | 1 | / | | 18:17 | R/W | 0x0 | FREQ. Frequency. 00: 31.5KHz 01: 32KHz | | | | | 10: 32.5KHz | |------|-----|-----|--------------| | | | | 11: 33KHz | | 16:0 | R/W | 0x0 | WAVE_BOT. | | | | | Wave Bottom. | ### PLL-DDR- PATTERN CONTROL REGISTER (DEFAULT:0X00000000) | Offset: 0 | )x290 | | Register Name: PLLDDR_PAT_CFG_REG | |-----------|----------------|-----------------|----------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x0 | SIG_DELT_PAT_EN. Sigma-delta pattern enable. | | 30:29 | R/W | 0x0 | SPR_FREQ_MODE. Spread Frequency Mode. 00: DC=0 01: DC=1 10: Triangular 11: awmode | | 28:20 | R/W | 0x0 | WAVE_STEP. Wave step. | | 19 | / | / | 1 | | 18:17 | R/W | 0x0 | FREQ. Frequency. 00: 31.5KHz 01: 32KHz 10: 32.5KHz 11: 33KHz | | 16:0 | R/W | 0×0 | WAVE_BOT. | | | | | Wave Bottom. | ### PLL-GPU- PATTERN CONTROL REGISTER (DEFAULT:0X00000000) | Offset: 0x29C | | | Register Name: PLLGPU_PAT_CFG_REG | |---------------|----------------|-----------------|----------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x0 | SIG_DELT_PAT_EN. Sigma-delta pattern enable. | | 30:29 | R/W | 0x0 | SPR_FREQ_MODE. Spread Frequency Mode. 00: DC=0 01: DC=1 10: Triangular 11: awmode | | 28:20 | R/W | 0x0 | WAVE_STEP. Wave step. | | 19 | / | / | 1 | | 18:17 | R/W | 0x0 | FREQ. Frequency. 00: 31.5KHz 01: 32KHz 10: 32.5KHz | | 16:0 | R/W | 0x0 | WAVE_BOT. Wave Bottom. | ### MIPI\_PLL- PATTERN CONTROL REGISTER (DEFAULT:0X00000000) | Offset: 0x2A0 | | | Register Name: MIPI_PLL_PAT_CFG_REG | |---------------|----------------|-----------------|-------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x0 | SIG_DELT_PAT_EN. | | | | | Sigma-delta pattern enable. | |-------|-----|-----|-----------------------------| | 30:29 | R/W | 0x0 | SPR_FREQ_MODE. | | | | | Spread Frequency Mode. | | | | | 00: DC=0 | | | | | 01: DC=1 | | | | | 10: Triangular | | | | | 11: awmode | | 28:20 | R/W | 0x0 | WAVE_STEP. | | | | | Wave step. | | 19 | / | / | / | | 18:17 | R/W | 0x0 | FREQ. | | | | | Frequency. | | | | | 00: 31.5KHz | | | | | 01: 32KHz | | | | | 10: 32.5KHz | | | | | 11: 33KHz | | 16:0 | R/W | 0x0 | WAVE_BOT. | | | | | Wave Bottom. | # PLL\_HSIC- PATTERN CONTROL REGISTER (DEFAULT:0X00000000) | Offset: 0x2A4 | | | Register Name: PLL_HSIC_PAT_CFG_REG | |---------------|----------------|-----------------|------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31 | R/W | 0x0 | SIG_DELT_PAT_EN. Sigma-delta pattern enable. | | 30:29 | R/W | 0x0 | SPR_FREQ_MODE. Spread Frequency Mode. 00: DC=0 01: DC=1 | | | | | 10: Triangular | |-------|-----|-----|----------------| | | | | 11: awmode | | 28:20 | R/W | 0x0 | WAVE_STEP. | | | | | Wave step. | | 19 | / | / | 1 | | 18:17 | R/W | 0x0 | FREQ. | | | | | Frequency. | | | | | 00: 31.5KHz | | | | | 01: 32KHz | | | | | 10: 32.5KHz | | | | | 11: 33KHz | | 16:0 | R/W | 0x0 | WAVE_BOT. | | | | | Wave Bottom. | ### PLL-DE- PATTERN CONTROL REGISTER (DEFAULT:0X00000000) | Offset: 0 | Offset: 0x2A8 | | Register Name: PLLDE_PAT_CFG_REG | |-----------|---------------|---------|----------------------------------| | Bit | Read/ | Default | Description | | | Write | /Hex | | | 31 | R/W | 0x0 | SIG_DELT_PAT_EN. | | | | | Sigma-delta pattern enable. | | 30:29 | R/W | 0x0 | SPR_FREQ_MODE. | | | | | Spread Frequency Mode. | | | | | 00: DC=0 | | | | | 01: DC=1 | | | | | 10: Triangular | | | | | 11: awmode | | 28:20 | R/W | 0x0 | WAVE_STEP. | | | | | Wave step. | | 19 | / | / | / | | 18:17 | R/W | 0x0 | FREQ. | | |-------|-----|-----|--------------|---| | | | | Frequency. | | | | | | 00: 31.5KHz | | | | | | 01: 32KHz | , | | | | | 10: 32.5KHz | | | | | | 11: 33KHz | | | 16:0 | R/W | 0x0 | WAVE_BOT. | | | | | | Wave Bottom. | | # AHB1 MODULE SOFTWARE RESET REGISTER 0(DEFAULT: 0X00000000) | Offset: 0x2C0 | | | Register Name: AHB1_RST_REG0 | |---------------|----------------|-----------------|---------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31:30 | / | / | 1 | | 29 | R/W | 0x0 | USBOHCI_RST. USB OHCI Reset Control 0: Assert 1: De-assert | | 27 | / | / | | | 26 | R/W | 0x0 | USBEHCI_RST. USB EHCI Reset Control 0: Assert 1: De-assert | | 25 | 1 | 1 | 1 | | 24 | R/W | 0x0 | USBOTG_RST. USB OTG Reset Control 0: Assert 1: De-assert | | 23:22 | | | | | R/W | 0x0 | SPI1_RST. | |-----|-----------------------------------------------------------|------------------------------------------------------------------------| | | | SPI1 reset. | | | | 0: assert, 1: de-assert. | | R/W | 0x0 | SPIO_RST. | | | | SPIO reset. | | | | 0: assert, 1: de-assert. | | R/W | 0x0 | HSTMR_RST. | | | | HSTMR reset. | | | | 0: assert, 1: de-assert. | | / | / | 1 | | R/W | 0x0 | SDRAM_RST. | | | | SDRAM AHB reset. | | | | 0: assert, 1: de-assert. | | R/W | 0x0 | NAND_RST. | | | | NAND reset. | | | | 0: assert, 1: de-assert. | | / | / | 1 | | R/W | 0x0 | SD2_RST. | | | | SD/MMC2 reset. | | | | 0: assert, 1: de-assert. | | R/W | 0x0 | SD1_RST. | | | A | SD/MMC1 reset. | | | | 0: assert, 1: de-assert. | | R/W | 0x0 | SD0_RST. | | | | SD/MMC0 reset. | | | \ | 0: assert, 1: de-assert. | | 1 | 1 | / | | R/W | 0x0 | DMA_RST. | | | R/W R/W R/W R/W A A A A A A A A A A A A A A A A A A A | R/W OxO | | | | | DMA reset. | | |-----|-----|-----|--------------------------|---| | | | | 0: assert, 1: de-assert. | | | 5:2 | / | / | / | | | 1 | R/W | 0x0 | MIPIDSI_RST. | , | | | | | MIPI DSI reset. | | | | | | 0: assert, 1: de-assert. | | | 0 | / | / | / | | # AHB1 MODULE SOFTWARE RESET REGISTER 1(DEFAULT: 0X00000000) | Offset: 0 | 0x2C4 | | Register Name: AHB1_RST_REG1 | |-----------|----------------|-----------------|----------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31:26 | / | / | 1 | | 25 | R/W | 0x0 | DRC_RST. DRC reset. 0: assert, 1: de-assert. | | 24:23 | / | / | 1 | | 22 | R/W | 0x0 | SPINLOCK_RST. SPINLOCK reset. 0: assert, 1: de-assert. | | 21 | R/W | 0x0 | / | | 20 | R/W | 0x0 | GPU_RST. GPU reset. 0: assert, 1: de-assert. | | 19:15 | 1 | 1 | / | | 14 | R/W | 0x0 | FE_RST. DE-FE reset. 0: assert, 1: de-assert. | | 13 | / | / | / | |------|-----|-----|--------------------------| | 12 | R/W | 0x0 | BE_RST. | | | | | DE-BE reset. | | | | | 0: assert, 1: de-assert. | | 11:9 | / | / | 1 | | 8 | R/W | 0x0 | CSI_RST. | | | | | CSI reset. | | | | | 0: assert, 1: de-assert. | | 7:5 | / | / | | | 4 | R/W | 0x0 | LCD_RST. | | | | | LCD reset. | | | | | 0: assert, 1: de-assert. | | 3:1 | / | / | 1 | | 0 | R/W | 0x0 | VE_RST. | | | | | VE reset. | | | | | 0: assert, 1: de-assert. | ## AHB1 MODULE SOFTWARE RESET REGISTER2(DEFAULT:0X00000000) | Offset: | 0x2C8 | | Register Name: AHB1_RST_REG2 | |---------|-------|---------|------------------------------| | Bit | Read/ | Default | Description | | | Write | /Hex | | | 31:1 | / | 1 | | | 0 | R/W | 0x0 | LVDS_RST. | | | | | LVDS reset. | | | | | 0: assert, 1: de-assert. | #### APB1 MODULE SOFTWARE RESET REGISTER(DEFAULT: 0X00000000) | Offset: 0x2D0 | Register Name: APB1_RST_REG | |---------------|-----------------------------| | | | | Bit | Read/<br>Write | Default<br>/Hex | Description | |-------|----------------|-----------------|--------------------------| | | VVIICC | / I I CX | | | 31:14 | / | / | /. | | 13 | R/W | 0x0 | DAUDIO1_RST. | | | | | DAUDIO 1 reset. | | | | | 0: assert, 1: de-assert. | | 12 | R/W | 0x0 | DAUDIOO_RST. | | | | | DAUDIO 0 reset. | | | | | 0: assert, 1: de-assert. | | 11:1 | / | / | 1 | | 0 | R/W | 0x0 | ADDA_D_RST. | | | | | ADDA_D reset. | | | | | 0: assert, 1: de-assert. | # APB2 MODULE SOFTWARE RESET REGISTER(DEFAULT: 0X00000000) | Offset: 0x2D8 | | | Register Name: APB2_RST_REG | |---------------|----------------|-----------------|----------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31:21 | / | / | 1. | | 20 | R/W | 0x0 | UART4_RST. UART4 reset. 0: assert, 1: de-assert. | | 19 | R/W | 0x0 | UART3_RST. UART3 reset. 0: assert, 1: de-assert. | | 18 | R/W | 0x0 | UART2_RST. UART2 reset. 0: assert, 1: de-assert. | | 17 | R/W | 0x0 | UART1_RST. | | | | | UART1 reset. | |------|-----|-----|--------------------------| | | | | 0: assert, 1: de-assert. | | 16 | R/W | 0x0 | UARTO_RST. | | | | | UARTO reset. | | | | | 0: assert, 1: de-assert. | | 15:3 | / | / | | | 2 | R/W | 0x0 | TWI2_RST. | | | | | TWI2 reset. | | | | | 0: assert, 1: de-assert. | | 1 | R/W | 0x0 | TWI1_RST. | | | | | TWI1 reset. | | | | | 0: assert, 1: de-assert. | | 0 | R/W | 0x0 | TWIO_RST. | | | | | TWI0 reset. | | | | | 0: assert, 1: de-assert. | # 3.4 **CPU** #### 3.4.1 Overview The CPU configuration module features: - Support software reset control for each CPU core - Support CPU configuration for each CPU core - Support a 64-bit common counter # 3.4.2 CPUCFG Register List | Module Name | Base Address | do. | |-------------|--------------|-----| | CPUCFG | 0x01F01C00 | | | Register Name | Offset | Description | |-------------------|--------|-----------------------------| | / | 0x0000 | 1 | | / | 0x000C | 1 | | / | 0x0010 | 1 | | / | 0x0014 | 1 | | / | 0x0018 | 1 | | / | 0x001C | | | / | 0x0020 | 1 | | / | 0x0024 | 1 | | / | 0x0028 | 1/ | | / | 0x002C | 1 | | CPU0_RST_CTRL | 0x0040 | CPU0 Reset Control | | CPU0_CTRL_REG | 0x0044 | CPU0 Control Register | | CPU0_STATUS_REG | 0x0048 | CPU0 Status Register | | CPU1_RST_CTRL | 0x0080 | CPU1 Reset Control | | CPU1_CTRL_REG | 0x0084 | CPU1 Control Register | | CPU1_STATUS_REG | 0x0088 | CPU1 Status Register | | CPU_SYS_RST_REG | 0x0140 | CPU System Reset Register | | GENER_CTRL_REG | 0x0184 | General Control Register | | EVENT_IN | 0x0190 | Event Input Register | | SUP_STAN_FLAG_REG | 0x01A0 | Super Standby Flag Register | | PRIVATE_REGO | 0x01A4 | Private Register0 | | PRIVATE_REG1 | 0x01A8 | Private Register1 | |----------------|--------|---------------------------------| | CNT64_CTRL_REG | 0x0280 | 64-Bit Counter Control Register | | CNT64_LOW_REG | 0x0284 | 64-Bit Counter Low Register | | CNT64_HIGH_REG | 0x0288 | 64-Bit Counter High Register | ## 3.4.3 CPUCFG Register Description ### CPU0 RESET CONTROL(DEFAULT: 0X00000003) | Offse | et: 0x40 | | Register Name: CPU0_RST_CTRL | |----------|----------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:<br>2 | / | / | 1. | | 1 | R/W | 0x1 | CPUO_CORE_REST. These are the primary reset signals which initialize the processor logic in the processor power domains, not including the debug, breakpoint and watchpoint logic. 0: assert 1: de-assert. | | 0 | R/W | 0x1 | CPU0_RESET. CPU0 Reset Assert. These power-on reset signals initialize all the processor logic, including CPU Debug, and breakpoint and watch point logic in the processor power domains. They do not reset debug logic in the debug power domain. O: assert 1: de-assert. | ### CPU0 CONTROL REGISTER(DEFAULT :0X00000000) | Offset: 0x44 | | | Register Name: CPU0_CTRL_REG | |--------------|-----------|-----------|-------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31: | 1 | 1 | / | | 1 | | | | | 0 | R/W | 0x0 | CPU0_CP15_WRITE_DISABLE. | | | | | Disable write access to certain CP15 registers. | | | 0: enable | |--|------------| | | 1: disable | ### CPU0 STATUS REGISTER(DEFAULT: 0X00000000) | Offse | et: 0x48 | | Register Name: CPU0_STATUS | |----------|----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:<br>3 | / | / | 1. | | 2 | R | 0x0 | STANDBYWFI. Indicates if the processor is in WFI standby mode: 0: Processor not in WFI standby mode. 1: Processor in WFI standby mode | | 1 | R | 0x0 | STANDBYWFE. Indicates if the processor is in the WFE standby mode: 0: Processor not in WFE standby mode 1: Processor in WFE standby mode | | 0 | R | 0x0 | SMP_AMP 0: AMP mode 1: SMP mode | ### CPU1 RESET CONTROL(DEFAULT: 0X00000001) | Offse | Offset: 0x80 | | Register Name: CPU1_RST_CTRL | |-------|--------------|-----------|---------------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31: | 1 | 1 | /. | | 2 | | | | | 1 | R/W | 0x0 | CPU1_CORE_REST. | | | | | These are the primary reset signals which initialize the | | | | | processor logic in the processor power domains, not including | | | | | the debug, breakpoint and watchpoint logic. | |---|-----|-----|------------------------------------------------------------------| | | | | 0: assert | | | | | 1: de-assert. | | 0 | R/W | 0x1 | CPU1_RESET. | | | | | CPU1 Reset Assert. | | | | | These power-on reset signals initialize all the processor logic, | | | | | including CPU Debug, and breakpoint and watch point logic in | | | | | the processor power domains. They do not reset debug logic in | | | | | the debug power domain. | | | | | 0: assert | | | | | 1: de-assert. | ### CPU1 CONTROL REGISTER(DEFAULT :0X00000000) | Offset: 0x84 | | | Register Name: CPU1_CTRL_REG | |--------------|----------------|-----------------|--------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:<br>1 | / | / | | | 0 | R/W | 0x0 | CPU1_CP15_WRITE_DISABLE. Disable write access to certain CP15 registers. 0: enable 1: disable | ### **CPU1 STATUS REGISTER(DEFAULT: 0X00000000)** | Offset: 0x88 | | | Register Name: CPU1_STATUS | |--------------|-----------|-----------|----------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31: | 1 | 1 | /. | | 3 | | | | | 2 | R | 0x0 | STANDBYWFI. | | | | | Indicates if the processor is in WFI standby mode: | | | | | 0: Processor not in WFI standby mode. | |---|---|-----|--------------------------------------------------------| | | | | 1: Processor in WFI standby mode | | 1 | R | 0x0 | STANDBYWFE. | | | | | Indicates if the processor is in the WFE standby mode: | | | | | 0: Processor not in WFE standby mode | | | | | 1: Processor in WFE standby mode | | 0 | R | 0x0 | SMP_AMP | | | | | 0: AMP mode | | | | | 1: SMP mode | ## CPU SYSTEM RESET CONTROL REGISTER(DEFAULT :0X00000001) | Offset: 0x140 | | | Register Name: CPU_SYS_RST_REG | |---------------|----------------|-----------------|-----------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:<br>1 | / | / | 1 | | 0 | R/W | 0x1 | CPU System Reset Control. 0: assert 1: de-assert. | ### **GENERAL CONTROL REGISTER(DEFAULT:0X00000020)** | Offset: 0x184 | | | Register Name: GENER_CTRL_REG | |---------------|-----------|-----------------|-----------------------------------------------------| | Bit | Read/Writ | Default/H<br>ex | Description | | | | CA. | | | 31: | 1 | 1 | /. | | 9 | | | | | 8 | R/W | 0x0 | CFGSDISABLE. | | | | | Disables write access to some secure GIC registers. | | 7 | / | / | | | 6 | R/W | 0x0 | ACINACTM. | |-----|-----|-----|---------------------------------------------------------------| | | | | Snoop interface is inactive and no longer accepting requests. | | 5 | R/W | 0x1 | L2_RST. | | | | | L2 Reset.(SCU global reset) | | | | | 0: Apply reset to shared L2 memory system controller. | | | | | 1: Do not apply reset to shared L2 memory system controller. | | 4 | R/W | 0x0 | L2_RST_DISABLE. | | | | | Disable automatic L2 cache invalidate at reset: | | | | | 0: L2 cache is reset by hardware. | | | | | 1: L2 cache is not reset by haredware. | | 3:2 | / | / | | | 1:0 | R/W | 0x0 | L1_RST_DISABLE. | | | | | L1 Reset Disable[1:0]. | | | | | 0: L1 cache is reset by hardware. | | | | | 1: L1 cache is not reset by hardware. | ## **EVENT INPUT REGISTER(DEFAULT: 0X00000000)** | Offse | Offset: 0x190 | | Register Name: EVENT_IN | | |----------|----------------|-----------------|---------------------------------------------------------------------------|--| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | | 31:<br>1 | / | / | 1. | | | 0 | R/W | 0x0 | EVENT_IN. Event input that can wake-up CPU0/1/2/3 from WFE standby mode. | | ### **SUPER STANDBY FLAG REGISTER (DEFAULT: 0X00000000)** | Offset: 0×1A0 | | | Register Name: SUP_STAN_FLAG_REG | |---------------|-----------|-----------|----------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:1 | R/W | 0x0 | SUP_STANDBY_FLAG. | | |------|-----|-----|-----------------------------------------------------------------|--| | 6 | | | Key Field. | | | | | | Any value can be written and read back in the key field, but if | | | | | | the values are not appropriate, the lower 16 bits will not | | | | | | change in this register. Only fellow the appropriate process, | | | | | | the super standby flag can be written in the lower 16 bits. | | | | | | Refer to Description and Diagram. | | | 15:0 | R/W | 0x0 | SUP_STANBY_FLAG_DATA. | | | | | | Refer to Description and Diagram | | **Note**: When system is turned on, the value in the Super Standby Flag Register low 16 bits should be 0x0. If software programmer wants to write correct super standby flag ID in low 16 bits, the high 16 bits should be written 0x16AA at first. Then, software programmer must write 0xAA16XXXX in the Super Standby Flag Register, the 'XXXX' means the correct super standby flag ID. Referring to the Diagram section (Diagram 1.1) in detail. #### PRIVATE REGISTERO (DEFAULT: 0X00000000) | Offse | Offset: 0x1A4 | | Register Name: PRIVATE_REGO | |-------|---------------|-----------|-----------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31: | R/W | 0x0 | | | 0 | | | | #### PRIVATE REGISTER1 (DEFAULT: 0X00000000) | Offse | Offset: 0x1A8 | | Register Name: PRIVATE_REG1 | |----------|----------------|-----------------|-----------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:<br>0 | R/W | 0x0 | <b>Y</b> | #### 64-BIT COUNTER CONTROL REGISTER (DEFAULT: 0X00000000) | Offse | Offset: 0x280 | | Register Name: CNT64_CTRL_REG | |-------|---------------|-----------|-------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:<br>3 | / | / | 1. | | |----------|-----|-----|---------------------------------------------------------------------------------------------------------------------------|--| | 2 | R/W | 0x0 | CNT64_CLK_SRC_SEL. 64-bit Counter Clock Source Select. | | | | | | 0: OSC24M<br>1: / | | | 1 | R/W | 0x0 | CNT64_RL_EN. | | | | | | 64-bit Counter Read Latch Enable. 0: no effect, 1: to latch the 64-bit Counter to the Low/Hi | | | | | | registers and it will change to zero after the registers are latched. | | | 0 | R/W | 0x0 | CNT64_CLR_EN. | | | | | | 64-bit Counter Clear Enable. | | | | | | 0: no effect, 1: to clear the 64-bit Counter Low/Hi registers and it will change to zero after the registers are cleared. | | | | | | Note: It is not recommended to clear this counter arbitrarily. | | Note: This 64-bit counter will start to count as soon as the System Power On finished. ### 64-BIT COUNTER LOW REGISTER (DEFAULT: 0X00000000) | Offset: 0x284 | | | Register Name: CNT64_LOW_REG | |---------------|-----------|-----------|------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31: | R/W | 0x0 | CNT64_LO. | | 0 | | 1 | 64-bit Counter [31:0]. | ### 64-BIT COUNTER HIGH REGISTER (DEFAULT: 0X00000000) | Offset: 0x288 | | | Register Name: CNT64_HIGH_REG | |---------------|----------------|-----------------|-------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:<br>0 | R/W | 0x0 | CNT64_HI. | | 64-bit Counter [63:32]. | | | 64-bit Counter [63:32]. | |-------------------------|--|--|-------------------------| |-------------------------|--|--|-------------------------| # 3.5 Power, Reset & Clock Management #### 3.5.1 Overview The PRCM module features: - Support clock configuration - Support module reset - Support GPU power clamp control - Support system core power clamp control - Support one clock output channel ## 3.5.2 PRCM Register List | Module Name | Base Address | | |-------------|--------------|---| | PRCM | 0x01F01400 | / | | Register Name | Offset | Description | |-----------------------|--------|------------------------------------------| | / | 0x0000 | 1 | | APBO_CLK_DIV_REG | 0x000C | Apb0 Clock Divide Ratio | | APB0_GATING_REG | 0x0028 | Apb0 Clock Gating Register | | PLL_CTRL_REG0 | 0x0040 | PLL Control Register0 | | PLL_CTRL_REG1 | 0x0044 | PLL Control Register1 | | APB0_MODULE_RST_REG | 0x00B0 | Apb0 Module Software Reset Register | | CPU_PWROFF_GATING | 0x0100 | CPU Power Off Gating Register | | VDD_SYS_PWROFF_GATING | 0x0110 | VDD_SYS Power Off Gating Register | | GPU_PWROFF_GATING | 0x0118 | GPU Power Off Gating Register | | VDD_SYS_PWR_RST | 0x0120 | VDD_SYS Power Domain Reset Register. | | AUDIO_CFG | 0x01C0 | Audio Codec Configuration | | HMIC_EN | 0x01C4 | Headphone Mic Detect Digital Part Enable | | HMIC_CTL | 0x01C8 | HMIC Detect Control | | HMIC_DATA | 0x01CC | HMIC Pending&Data | ## 3.5.3 PRCM Register Description ### APB0 CLOCK DIVIDE RATIO (DEFAULT: 0X00000000) | Offset: 0 | 0x0C | | Register Name: APB0_CLK_DIV_REG | |-----------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default/H<br>ex | Description | | 31:2 | / | / | 1 | | 1:0 | R/W | 0x0 | APBO_CLK_RATIO. APBO Clock divide ratio. APBO clock source is AHBO clock. 00: /1 01: /2 10: /3 11: /4 Note: This clock is used for some special module apbclk (R_UART/R_TWI/R_RSB) | ### APBO MODULE CLK GATING REGISTER (DEFAULT: 0X00000000) | Offset: 0 | )x28 | | Register Name: APB0_GATING_REG | |-----------|----------------|-----------------|----------------------------------------------------------------| | Bit | Read/<br>Write | Default/H<br>ex | Description | | 31:7 | / | 1 | | | 6 | R/W | 0x0 | R_TWI_GATING Gating APB Clock for R_TWI. | | 5 | 1 | 1 | | | 4 | R/W | 0x0 | R_UART_GATING. Gating APB Clock for R_UART(0: mask, 1: pass). | | 3 | R/W | 0x0 | R_RSB_GATING. Gating APB Clock for R_RSB(0: mask, 1: pass). | | 2 | R/W | 0x0 | R_TIMERO_1_GATING. | | | | | Gating APB Clock for R_TIMERO_1 (0: mask, 1: pass). | |---|-----|-----|-----------------------------------------------------| | 1 | / | / | / | | 0 | R/W | 0x0 | R_PIO_GATING | | | | | Gating APB Clock for R_PIO(0: mask, 1: pass) | ### PLL CONTROL REGISTERO (DEFAULT: 0X00101013) | Offset: 0 | 0x40 | | Register Name: PLL_CTRL_REG0 | |-----------|----------------|-----------------|--------------------------------| | Bit | Read/W<br>rite | Default/H<br>ex | Description | | 31:25 | / | / | 1 | | 24 | R/W | 0 | TEST_CLK_SEL. | | | | | Test clock select. | | | | | 0: 24MHz. | | | | | 1: external clock. | | 23:22 | / | / | 1 | | 21:20 | R/W | 0x1 | OSC24M_CLK_SEL. | | | | | 24MHz clock source select. | | 19:14 | / | / | 1 | | 13:12 | R/W | 0x1 | INTERNALPLL_INPUT_SEL. | | | | | Internal PLL input select. | | 11:6 | / | / | 1 | | 5:4 | R/W | 1 | USB_24M_CLK_SEL. | | | | | USB 24MHz clock source select. | | 3:2 | 1 | 1 | | | 1 | R/W | 0x1 | OSC24M_GAIN_ENHANCE. | | 0 | R/W | 0x1 | PLL_BIAS_EN. | | | | ) | PLL Bias Enable. | | | | | 0: disable, | | | 1: enable. | |--|------------| | | | ### PLL CONTROL REGISTER1 (DEFAULT: 00070007) | Offset | : 0x44 | | Register Name: PLL_CTRL | REG1 | |-----------|----------------|-----------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | | 31:2<br>4 | R/W | 0x0 | KEY_FIELD. Key Field for LDO Enable If the key field value is 0x | bit.<br>A7, the bit[23:0] can be modified. | | 23:1<br>9 | / | / | / | | | 18:1<br>6 | R/W | 0x7 | 000: 1.16v<br>001: 1.19v<br>010: 1.22v<br>011: 1.25v<br>100: 1.28v<br>101: 1.31v<br>110: 1.34v<br>111: 1.37v | | | 15 | R/W | 0x0 | PLL_IN_PWR_SEL. PLL Input Power Select. 0: 2.5v, 1: 3.0v | | | 3 | /<br>R/W | 0 | / CLKTEST_EN. | | | | | | For verify (Back door cloc | k PLLTEST enable). | | 2 | R/W | 1 | CRYSTAL_EN. | |---|-----|---|-------------------------------------------------------| | | | | External crystal enable. | | 1 | R/W | 1 | LDO1_EN. | | | | | 0: disable; | | | | | 1: enable. | | | | | Note: All PLL Analog Power enable (power source from | | | | | VCC-PLL). | | 0 | R/W | 1 | LDO_EN. | | | | | 0: disable; | | | | | 1: enable. | | | | | Note: All PLL Digital Power enable (power source from | | | | | VCC-PLL). | ## APB0 MODULE SOFTWARE RESET (DEFAULT: 0X00000000) | Offse | et: 0xB0 | | Register Name: APB0_MODULE_RST_REG | |----------|----------------|-----------------|------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:<br>7 | / | / | | | 6 | R/W | 0x0 | R_TWI_RST. R_TWI Reset Control 0: Assert 1: De-assert | | 5 | / | 1 | / | | 4 | R/W | 0x0 | R_UART_RST. R_UART Reset Control 0: Assert 1: De-assert | | 3 | R/W | 0x0 | R_RSB_RST. R_P2WI Reset Control | | | | | 0: Assert | |-----|-----|-----|--------------------------| | | | | 1: De-assert | | 2 | R/W | 0x0 | R_TIMERO_1_RST. | | | | | R_TIMERO_1 Reset Control | | | | | 0: Assert | | | | | 1: De-assert | | 1:0 | / | / | | ### **CPU POWER OFF GATING REGISTER (DEFAULT: 0X00000000)** | Offse | et: 0x100 | | Register Name:CPU_PWROFF_GATING | |-------|-----------|------------|------------------------------------------------------------------| | Bit | Read/Writ | Default/He | Description | | | е | х | | | 31: | / | / | 1 | | 1 | | | | | 0 | R/W | 0x0 | PWROFF_GATING | | | | | Gating the corresponding modules when CPU0 power off. | | | | | 0: Invalid | | | | | 1: Valid | | | | | Note: This bit should be set to 1 before CPU0 power off while it | | | | | should be set to 0 after the CPU0 power on. | ### VDD\_SYS POWER OFF GATING REGISTER (DEFAULT: 0X00000000) | Office | +. 0./110 | | Degister Namer VDD CVC DM/DOFF CATING | |--------|-----------|-----------|------------------------------------------------------| | Offse | t: 0x110 | A | Register Name: VDD_SYS_PWROFF_GATING | | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31: | 1 | 1 | / | | 4 | | | | | 3 | R/W | 0x0 | VDD_CPUS_GATING | | 2 | R/W | 0x0 | AVCC_A_GATING | | | | | Gating the corresponding modules to the AVCC_A Power | | | | | Domain when VDD_SYS power off. | |---|-----|-----|--------------------------------------------------------------------------------------------------------------------| | | | | 0: Invalid | | | | | 1: Valid | | | | | Note: This bit should be set to 1 before VDD_SYS power off while it should be set to 0 after the VDD_SYS power on. | | 1 | R/W | 0x0 | DRAM_CH1_PAD_HOLD. | | | | | Hold the pad of DRAM channel 1 | | | | | 0:Not hold | | | | | 1:Hold DRAM Pad. | | | | | Note: This bit should be set to 1 before VDD_SYS power off while it should be set to 0 after the VDD_SYS power on. | | 0 | R/W | 0x0 | DRAM_CH0_PAD_HOLD. | | | | | Hold the pad of DRAM channel 0 | | | | | 0:Not hold | | | | | 1:Hold DRAM Pad. | | | | | Note: This bit should be set to 1 before VDD_SYS power off while it should be set to 0 after the VDD_SYS power on. | ## **GPU POWER OFF GATING REGISTER (DEFAULT: 0X00000000)** | Offset: 0x118 | | | Register Name: GPU_PWROFF_GATING | |---------------|-----------|-----------|------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31: | / | / | 1 | | 1 | | | | | 0 | R/W | 0x0 | PWROFF_GATING | | | | | Gating the corresponding modules when GPU power off. | | | | | 0: Invalid | | | | ) | 1: Valid | | | | | Note: This bit should be set to 1 before GPU power off while it should be set to 0 after the GPU power on. | ### VDD\_SYS POWER DOMAIN RESET REGISTER (DEFAULT: 0X00000001) | Offset: 0x120 | | | Register Name: VDD_SYS_PWR_RST | |---------------|-----------|-----------|-----------------------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31: | / | / | / | | 1 | | | | | 0 | R/W | 0x1 | MODULE_RST | | | | | VDD_SYS Power Domain Modules should be reset before VDD_SYS power on. | | | | | 0: Assert | | | | | 1: De-assert | ### ADDA\_PR CONFIGURATION REGISTER (DEFAULT: 0X10000000) | Offset: | Offset: 0x1C0 | | Register Name: ADDA_PR_CFG_REG | |---------|---------------|-----------|--------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:2 | / | / | / | | 9 | | | | | 28 | R/W | 0x1 | ADDA_PR_RST. | | | | | ADDA_PR Reset. | | | | | 0: Assert | | | | | 1: De-assert | | 27:2 | / | 1/ | 1 | | 5 | | | <b>∀</b> | | 24 | R/W | 0x0 | ADDA_PR_RW. | | | | | ADDA_PR Read or Write. | | | | | 0: read | | | | | 1: write | | 23:2 | 1 | / | / | | 1 | | | | | 20:1 | R/W | 0x0 | ADDA_PR_ADDR. | | |------|-----|-----|---------------------------|--| | 6 | | | ADDA_PR Address[4:0]. | | | 15:8 | R/W | 0x0 | ADDA_PR_WDAT. | | | | | | ADDA_PR Write Data [7:0]. | | | 7:0 | R/W | 0x0 | ADDA_PR_RDAT. | | | | | | ADDA_PR Read Data[7:0]. | | ### HMIC DIGITAL ENABLE REGISTER (DEFAULT: 0X00000001) | Offset: | 0x1C4 | | Register Name: HMIC_EN | |-----------|------------|---------|-----------------------------------------| | Bit | Read/Write | Default | Description | | 31:1 | R/W | 0x0 | 1 | | | | | HMIC_DIG_EN | | 0 R/W 0x1 | | 0x1 | Headphone mic detect digital part enble | | | | | 0: disable 1:enable | ## HMIC CONTROL REGISTER (DEFAULT: 0X00000000) | Offset: | 0x1C8 | | Register Name: HMIC_CTL | |---------|--------------------|-----|----------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Write Default | | Description | | 31:28 | R/W | 0x0 | HMIC_M debounce when Key down or key up | | 27:24 | R/W | 0x0 | HMIC_N debounce when earphone plug in or pull out | | 23 | R/W | 0x0 | HMIC_DATA_IRQ_MODE Hmic Data Irq Mode Select 0: Hmic data irq once after key down 1: Hmic data irq from key down, util key up | | 22:21 | R/W | 0x0 | HMIC_TH1_HYSTERESIS Hmic Hysteresis Threshold1 | | | | | 00: no Hysteresis | | |-------|---------------------------------|-----|----------------------------------------|--| | | | | 01: Pull Out when Data <= (Hmic_th2-1) | | | | | | 10: Pull Out when Data <= (Hmic_th2-2) | | | | | | 11: Pull Out when Data <= (Hmic_th2-3) | | | | | | HMIC_PULLOUT_IRQ | | | 20 | R/W | 0x0 | Hmic Earphone Pull out Irq Enable | | | | | | 00: disable 11: enable | | | | | | HMIC_PLUGIN_IRQ | | | 19 | R/W | 0x0 | Hmic Earphone Plug in Irq Enable | | | | | | 00: disable 11: enable | | | | | | HMIC_KEYUP_IRQ | | | 18 | R/W | 0x0 | Hmic Key Up Irq Enable | | | | | | 00: disable 11: enable | | | | | | HMIC_KEYDOWN_IRQ | | | 17 | R/W | 0x0 | Hmic Key Down Irq Enable | | | | | | 00: disable 11: enable | | | | | | HMIC_DATA_IRQ_EN | | | 16 | .6 R/W 0x0 Hmic Data Irq Enable | | Hmic Data Irq Enable | | | | | | 00: disable 11: enable | | | | | | HMIC_SAMPLE_SELECT | | | | | | Down Sample Setting Select | | | 15:14 | R/W | 2.2 | 00: Down by 1, 128Hz | | | 15.14 | K/VV | 0x0 | 01: Down by 2, 64Hz | | | | | | 10: Down by 4, 32Hz | | | | | | 11: Down by 8, 16Hz | | | | | | HMIC_TH2_HYSTERESIS | | | 13 | R/W | 0x0 | Hmic Hysteresis Threshold2 | | | | | | 0: no Hysteresis | | | | | | 1: Key Up when Data <= (Hmic_th2-1) | | |------|-------|------|--------------------------------------------------------|--| | 12:8 | | | HMIC_TH2 | | | | , | | Hmic_th2 for detecting Key down or Key up. | | | | | | HMIC_SF | | | | | | Hmic Smooth Filter setting | | | 7:6 | R/W | 0x0 | 00: by pass | | | 7.0 | Ty VV | OXO. | 01: (x1+x2)/2 | | | | | | 10: (x1+x2+x3+x4)/4 | | | | | | 11: (x1+x2+x3+x4+ x5+x6+x7+x8)/8 | | | | | | KEYUP_CLEAR | | | 5 | R/W | 0x0 | Key Up Irq Pending bit auto clear when Key Down Irq | | | | | | 0: don't clear 1: auto clear | | | 4:0 | R/W | 0x0 | HMIC_TH1 | | | 4.0 | IN VV | UXU | Hmic_th1[4:0], detecting eraphone plug in or pull out. | | ## HMIC DATA REGISTER (DEFAULT: 0X00000000) | Offset: 0x1CC | | | Register Name: HMIC_DATA | | |---------------|------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Read/Write | Default | Description | | | 31:21 | / | / | | | | 20 | R/W | 0x0 | HMIC_PULLOUT_PENDING Hmic Earphone Pull out Irq pending bit, write 1 to clear 0: No Pending Interrupt 1: Pull out Irq Pending Interrupt | | | 19 | R/W 0x0 | | HMIC_PLUGIN_PENDING Hmic Earphone Plug in Irq pending bit, write 1 to clear 0: No Pending Interrupt 1: Plug in Irq Pending Interrupt | | | 18 | R/W | 0x0 | HMIC_KEYUP_PENDING | | | | | | Hmic Key Up Irq pending bit, write 1 to clear | | |------|--------|-----|-------------------------------------------------|--| | | | | 0: No Pending Interrupt | | | | | | 1: Key up Irq Pending Interrupt | | | | | | HMIC_KEYDOWN_PENDING | | | 17 | D //A/ | 0.0 | Hmic Key Down Irq pending bit, write 1 to clear | | | 17 | R/W | 0x0 | 0: No Pending Interrupt | | | | | | 1: Key down Irq Pending Interrupt | | | | | | HMIC_DATA_PENDING | | | 16 | 5 /14 | | Hmic Data Irq pending bit, write 1 to clear | | | 16 | R/W | 0x0 | 0: No Pending Interrupt | | | | | | 1: Data Irq Pending Interrupt | | | 15:5 | / | / | 1 | | | 4:0 | D | 0.0 | HMIC_DATA | | | 4:0 | R | 0x0 | HMIC ADC Data | | ### 3.6 Timer #### 3.6.1 Overview The A23 provides two timers, a watch dog and two AVS counters. Timer 0/1 can take their inputs from internal RC oscillator, external 32768Hz crystal or OSC24M. They provide the operating system's scheduler interrupt. It is designed to offer maximum accuracy and efficient management, even for systems with long or short response time. They provide 24-bit programmable overflow counter and work in auto-reload mode or no-reload mode. When the current value in *Current Value Register* is counting down to zero, the timer will generate interrupt if set interrupt enable bit. The watchdog is used to resume the controller operation when it had been disturbed by malfunctions such as noise and system errors. It features a down counter that allows a watch dog period of up to 16 seconds (512000 cycles). It can generate a general reset or interrupt request. AVS counter is used to synchronize video and audio in the player. ## 3.6.2 Block Diagram ## 3.6.3 Timer Register List | Module Name | Base Address | ٠ | |-------------|--------------|---| | Timer | 0x01C20C00 | | | Register Name | Offset | Description | |---------------------|--------|-----------------------------------| | TMR_IRQ_EN_REG | 0x0 | Timer IRQ Enable Register | | TMR_IRQ_STA_REG | 0x4 | Timer Status Register | | TMR0_CTRL_REG | 0x10 | Timer 0 Control | | TMR0_INTV_VALUE_REG | 0x14 | Timer 0 Interval Value Register | | TMR0_CUR_VALUE_REG | 0x18 | Timer 0 Current Value Register | | TMR1_CTRL_REG | 0x20 | Timer 1 Control Register | | TMR1_INTV_VALUE_REG | 0x24 | Timer 1 Interval Value Register | | TMR1_CUR_VALUE_REG | 0x28 | Timer 1 Current Value Register | | AVS_CNT_CTL_REG | 0x80 | AVS Control Register | | AVS_CNTO_REG | 0x84 | AVS Counter 0 Register | | AVS_CNT1_REG | 0x88 | AVS Counter 1 Register | | AVS_CNT_DIV_REG | 0x8C | AVS Divisor | | WDOG0_IRQ_EN_REG | 0xA0 | Watchdog 0 IRQ Enable Register | | WDOG0_IRQ_STA_REG | 0xA4 | Watchdog 0 Status Register | | WDOG0_CTRL_REG | 0xB0 | Watchdog 0 Control Register | | WDOG0_CFG_REG | 0xB4 | Watchdog 0 Configuration Register | | WDOG0_MODE_REG | 0xB8 | Watchdog 0 Mode Register | ## 3.6.4 Timer Programmable Register ### TIMER IRQ ENABLE REGISTER (DEFAULT: 0X00000000) | Offset | Offset:0x0 | | Register Name: TMR_IRQ_EN_REG | |--------|------------|-----------|-----------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:2 | / | / | | | 1 | R/W | 0x0 | TMR1_IRQ_EN. | | | | | Timer 1 Interrupt Enable. | | | | | 0: No effect; | | | | | 1: Timer 1 Interval Value reached interrupt enable. | | 0 | R/W | 0x0 | TMRO_IRQ_EN. | | | | | Timer 0 Interrupt Enable. | | | | | 0: No effect; | | | | | 1: Timer 0 Interval Value reached interrupt enable. | ### TIMER IRQ STATUS REGISTER (DEFAULT: 0X00000000) | Offset: | Offset:0x04 | | Register Name: TMR_IRQ_STA_REG | |---------|-------------|-----------|------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:2 | / | 1 | | | 1 | R/W | 0x0 | TMR1_IRQ_PEND. | | | | | Timer 1 IRQ Pending. Set 1 to the bit will clear it. | | | | | 0: No effect; | | | | | 1: Pending, timer 1 interval value is reached. | | 0 | R/W | 0x0 | TMR0_IRQ_PEND. | | | | ) | Timer 0 IRQ Pending. Set 1 to the bit will clear it. | | | | 7 | 0: No effect; | | 1: Pending, timer 0 interval value is reached. | |------------------------------------------------| |------------------------------------------------| ### TIMER 0 CONTROL REGISTER (DEFAULT: 0X00000004) | Offset | Offset:0x10 | | Register Name: TMR0_CTRL_REG | |--------|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:8 | / | / | 1 | | 7 | R/W | 0x0 | TMR0_MODE. Timer 0 mode. 0: Continuous mode. When interval value reached, the timer will not disable automatically. 1: Single mode. When interval value reached, the timer will disable automatically. | | 6:4 | R/W | 0x0 | TMRO_CLK_PRES. Select the pre-scale of timer 0 clock source. 000: /1 001: /2 010: /4 011: /8 100: /16 101: /32 110: /64 111: /128 | | 3:2 | R/W | 0x1 | TMRO_CLK_SRC. Timer 0 Clock Source. 'N' is the value of Internal OSC Clock Prescalar register. 00: InternalOSC / N 01: OSC24M. 10: / 11: / | | 1 | R/W | 0x0 | TMR0_RELOAD. | |---|-----|-----|--------------------------------------------------------------------------------------| | | | | Timer 0 Reload. | | | | | 0: No effect, 1: Reload timer 0 Interval value. | | | | | After the bit is set, it can not be written again before it's cleared automatically. | | 0 | R/W | 0x0 | TMR0_EN. | | | | | Timer 0 Enable. | | | | | 0: Stop/Pause, 1: Start. | | | | | If the timer is started, it will reload the interval value to | | | | | internal register, and the current counter will count from interval value to 0. | | | | | If the current counter does not reach the zero, the timer | | | | | enable bit is set to "0", the current value counter will pause. | | | | | At least wait for 2 cycles, the start bit can be set to 1. | | | | | In timer pause state, the interval value register can be | | | | | modified. If the timer is started again, and the Software hope | | | | | the current value register to down-count from the new | | | | | interval value, the reload bit and the enable bit should be set | | | | | to 1 at the same time. | ### TIMER 0 INTERVAL VALUE REGISTER | Offset: | Offset:0x14 | | Register Name: TMR0_INTV_VALUE_REG | |---------|-------------|-----------|------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:0 | R/W | 0x0 | TMR0_INTV_VALUE. | | | | | Timer 0 Interval Value. | **Note**: the value setting should consider the system clock and the timer clock source. ### TIMER O CURRENT VALUE REGISTER | Offset:0x18 | | | Register Name: TMR0_CUR_VALUE_REG | |-------------|-----------|-----------|-----------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:0 | R/W | 0x0 | TMRO_CUR_VALUE. | |------|-----|-----|------------------------| | | | | Timer 0 Current Value. | Note: Timer 0 current value is a 32-bit down-counter (from interval value to 0). #### TIMER 1 CONTROL REGISTER (DEFAULT: 0X00000004) | Offset | :0x20 | | Register Name: TMR1_CTRL_REG | |--------|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:8 | / | / | 1 | | 7 | R/W | 0x0 | TMR1_MODE. Timer 1 mode. 0: Continuous mode. When interval value reached, the timer will not disable automatically. 1: Single mode. When interval value reached, the timer will disable automatically. | | 6:4 | R/W | 0x0 | TMR1_CLK_PRES. Select the pre-scale of timer 1 clock source. 000: /1 001: /2 010: /4 011: /8 100: /16 101: /32 110: /64 111: /128 | | 3:2 | R/W | 0x1 | TMR1_CLK_SRC. Timer 1 Clock Source. 'N' is the value of Internal OSC Clock Prescalar register. 00: InternalOSC / N 01: OSC24M. | | | | | 10: /<br>11: /. | |---|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | R/W | 0x0 | TMR1_RELOAD. | | | | | Timer 1 Reload. 0: No effect, 1: Reload timer 1 Interval value. | | | | | After the bit is set, it can not be written again before it's cleared automatically. | | 0 | R/W | 0x0 | TMR1_EN. Timer 1 Enable. 0: Stop/Pause, 1: Start. If the timer is started, it will reload the interval value to internal register, and the current counter will count from interval value to 0. If the current counter does not reach the zero, the timer enable bit is set to "0", the current value counter will pause. At least wait for 2 cycles, the start bit can be set to 1. In timer pause state, the interval value register can be modified. If the timer is started again, and the Software hope the current value register to down-count from the new interval value, the reload bit and the enable bit should be set to 1 at the same time. | ### **TIMER 1 INTERVAL VALUE REGISTER** | Offset: | Offset:0x24 | | Register Name: TMR1_INTV_VALUE_REG | |---------|-------------|-----------|------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:0 | R/W | 0x0 | TMR1_INTV_VALUE. | | | | | Timer 1 Interval Value. | **Note**: the value setting should consider the system clock and the timer clock source. #### **TIMER 1 CURRENT VALUE REGISTER** | Offset:0x28 | Register Name: TMR1_CUR_VALUE_REG | |-------------|-----------------------------------| | | | | Bit | Read/Writ | Default/H | Description | |------|-----------|-----------|------------------------| | | е | ex | | | 31:0 | R/W | 0x0 | TMR1_CUR_VALUE. | | | | | Timer 1 Current Value. | Note: Timer 1 current value is a 32-bit down-counter (from interval value to 0). ### **AVS COUNTER CONTROL REGISTER (DEFAULT: 0X00000000)** | Offset:0 | Offset:0x80 | | Register Name: AVS_CNT_CTL_REG | |----------|-------------|---------|---------------------------------------------------------------------------| | Bit | Read | Default | Description | | | /Write | | | | 31:10 | / | / | | | | | | AVS_CNT1_PS. | | | | | Audio/Video Sync Counter 1 Pause Control | | | | | 0: Not pause | | 9 | R/W | 0x0 | 1: Pause Counter 1 | | | | | AVS_CNTO_PS. | | | | | Audio/Video Sync Counter 0 Pause Control | | | | | 0: Not pause | | 8 | R/W | 0x0 | 1: Pause Counter 0 | | 7:2 | / | 1 | | | | | | AVS_CNT1_EN. | | | | 7 | Audio/Video Sync Counter 1 Enable/ Disable. The counter source is OSC24M. | | | | | 0: Disable | | 1 | R/W | 0x0 | 1: Enable | | | | | AVS_CNTO_EN. | | | | | Audio/Video Sync Counter 1 Enable/ Disable. The counter source is OSC24M. | | 0 | R/W | 0x0 | 0: Disable | | | 1: Enable | | |--|-----------|--| | | | | ### **AVS COUNTER 0 REGISTER (DEFAULT: 0X00000000)** | Offset | Offset:0x84 | | Register Name: AVS_CNTO_REG | |--------|-------------|---------|----------------------------------------------------------------------| | Bit | Read | Default | Description | | | /Write | | | | | | | AVS_CNTO. | | | | | Counter 0 for Audio/ Video Sync Application | | | | | The high 32 bits of the internal 33-bits counter register. The | | | | | initial value of the internal 33-bits counter register can be set by | | | | | software. The LSB bit of the 33-bits counter register should be | | | | | zero when the initial value is updated. It will count from the | | | | | initial value. The initial value can be updated at any time. It can | | | | | also be paused by setting AVS_CNTO_PS to '1'. When it is | | 31:0 | R/W | 0x0 | paused, the counter won't increase. | #### **AVS COUNTER 1 REGISTER (DEFAULT: 0X00000000)** | Offset | Offset:0x88 | | Register Name: AVS_CNT1_REG | |--------|-------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read | Default | Description | | | /Write | | | | | | | AVS_CNT1. Counter 1 for Audio/ Video Sync Application The high 32 bits of the internal 33-bits counter register. The initial value of the internal 33-bits counter register can be set by software. The LSB bit of the 33-bits counter register should be zero when the initial value is updated. It will count from the initial value. The initial value can be updated at any time. It can also be paused by setting AVS_CNT1_PS to '1'. | | 31:0 | R/W | 0x0 | When it is paused, the counter won't increase. | ### AVS COUNTER DIVISOR REGISTER (DEFAULT: 0X05DB05DB) | Offset:0x8C | Register Name: AVS_CNT_DIV_REG | |-------------|--------------------------------| | | | | Bit | Read | Default | Description | |-------|--------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | /Write | | | | 31:28 | / | / | / | | | | | AVS_CNT1_D. | | | | | Divisor N for AVS Counter 1 | | | | | AVS CN1 CLK=24MHz/Divisor_N1. | | | | | Divisor N1 = Bit [27:16] + 1. | | | | | The number N is from 1 to 0x7ff. The zero value is reserved. | | | | | The internal 33-bits counter engine will maintain another 12-bits counter. The 12-bits counter is used for counting the cycle number of one 24Mhz clock. When the 12-bits counter reaches (>= N) the divisor value, the internal 33-bits counter register will increase 1 and the 12-bits counter will reset to zero and restart again. | | 27:16 | R/W | 0x5DB | <b>Note</b> : It can be configured by software at any time. | | 15:12 | / | / | 1 | | | | | AVS_CNTO_D. | | | | | Divisor N for AVS Counter 0 | | | | | AVS CN0 CLK=24MHz/Divisor_N0. | | | | | Divisor N0 = Bit [11:0] + 1 | | | | | The number N is from 1 to 0x7ff. The zero value is reserved. | | | | | The internal 33-bits counter engine will maintain another 12-bits counter. The 12-bits counter is used for counting the cycle number of one 24Mhz clock. When the 12-bits counter reaches (>= N) the divisor value, the internal 33-bits counter register will increase 1 and the 12-bits counter will reset to zero and restart again. | | 11:0 | R/W | 0x5DB | Note: It can be configured by software at any time. | ### WATCHDOG 0 IRQ ENABLE REGISTER (DEFAULT: 0X00000000) | Offset:0xA0 | | | Register Name: WDOG0_IRQ_EN_REG | |-------------|-----------|-----------|---------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | |------|-----|-----|------------------------------------------------------------------------------------------| | 31:1 | / | / | / | | 0 | R/W | 0x0 | WDOG0_IRQ_EN. Watchdog 0 Interrupt Enable. 0: No effect, 1: Watchdog 0 interrupt enable. | ### WATCHDOG 0 STATUS REGISTER (DEFAULT: 0X00000000) | Offset:0xA4 | | | Register Name: WDOG0_IRQ_STA_REG | |-------------|-----------|-----------|-----------------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:1 | / | / | | | 0 | R/W | 0x0 | WDOG0_IRQ _PEND. | | | | | Watchdog 0 IRQ Pending. Set 1 to the bit will clear it. | | | | | 0: No effect, 1: Pending, Watchdog 0 interval value is reached. | ### WATCHDOG 0 CONTROL REGISTER (DEFAULT: 0X00000000) | Offset: | 0xB0 | | Register Name: WDOG0_CTRL_REG | |-----------|----------------|-----------------|------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:1<br>3 | / | / | | | 12:1 | R/W | 0x0 | | | 0 | R/W | 0x0 | WDOG0_RSTART. Watchdog 0 Restart. 0: No effect, 1: Restart the Watchdog 0. | ### WATCHDOG 0 CONFIGURATION REGISTER (DEFAULT: 0X00000000) | Offset:0xB4 | | | Register Name: WDOG0_CFG_REG | |-------------|-----------|-----------|------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | |------|-----|-----|---------------------| | 31:2 | / | / | / | | 1:0 | R/W | 0x1 | WDOG0_CONFIG. | | | | | 00: / | | | | | 01: to whole system | | | | | 10: only interrupt | | | | | 11: / | ## WATCHDOG 0 MODE REGISTER (DEFAULT: 0X00000000) | Offset:0xB8 | | | Register Name: WDOG0_MODE_REG | |-------------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:8 | / | / | 1 | | 7:4 | R/W | 0x0 | WDOGO_INTV_VALUE. Watchdog 0 Interval Value. Watchdog 0 clock source is OSC24M / 750. If the clock source is turned off, Watchdog 0 will not work. 0000: 16000 cycles (0.5s) 0001: 32000 cycles (1s) 0010: 64000 cycles (2s) 0011: 96000 cycles (3s) 0100: 128000 cycles (4s) 0101: 160000 cycles (5s) 0110: 192000 cycles (6s) 1010: 320000 cycles (10s) 1001: 384000 cycles (12s) 1010: 448000 cycles (14s) 1011: 512000 cycles (16s) | | | | | others: / | |-----|-----|-----|---------------------------| | 3:1 | / | / | / | | 0 | R/W | 0x0 | WDOG0_EN. | | | | | Watchdog 0 Enable. | | | | | 0: No effect; | | | | | 1: Enable the Watchdog 0. | ### 3.7 **PWM** #### 3.7.1 Overview The A23 comes with three PWMs. The output of the PWM is a toggling signal whose frequency and duty cycle can be modulated by its programmable registers. Each channel has a dedicated internal 16-bit up-counter. If the counter reaches the value stored in the channel period register, it resets. At the beginning of a count period cycle, the PWMOUT is set to active state and count from 0x0000. The PWM divider divides the clock(24MHz) by 1~4096 according to the pre-scalar bits in the PWM control register. In PWM cycle mode, the output will be a square waveform, the frequency is set to the period register. In PWM pulse mode, the output will be a positive pulse or a negative pulse. # 3.7.2 Block Diagram **PWM Block Diagram** # 3.7.3 PWM Register List | Module Name | Base Address | | |-------------|--------------|--| | PWM | 0x01C21400 | | | Register Name | Offset | Description | |----------------|--------|-------------------------------| | PWM_CTRL_REG | 0x0 | PWM Control Register | | PWM_CH0_PERIOD | 0x4 | PWM Channel 0 Period Register | | PWM_CH1_PERIOD | 0x8 | PWM Channel 1 Period Register | ## 3.7.4 PWM Register Description ### **PWM CONTROL REGISTER (DEFAULT: 0X00000000)** | Offset: 0x0 | ) | | Register Name: PWM_CTRL_REG | |-------------|----------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31:30 | / | / | 1. | | 29 | RO | 0x0 | PWM1_RDY. PWM1 period register ready. 0: PWM1 period register is ready to write, 1: PWM1 period register is busy. | | 28 | RO | 0x0 | PWM0_RDY. PWM0 period register ready. 0: PWM0 period register is ready to write, 1: PWM0 period register is busy. | | 27:25 | / | / | 1 | | 24 | R/W | 0x0 | PWM1_BYPASS. PWM CH1 bypass enable. If the bit is set to 1, PWM1's output is OSC24MHz. 0: disable 1: enable | | 23 | R/W | 0x0 | PWM_CH1_PULSE_OUT_START. PWM Channel 1 pulse output start. 0: no effect, 1: output 1 pulse. The pulse width should be according to the period 1 register[15:0],and the pulse state should be according to the active state. | | | | | After the pulse is finished,the bit will be cleared automatically. | | | | |-------|-----|-----|----------------------------------------------------------------------|--|--|--| | 22 | R/W | 0x0 | PWM_CH1_MODE. | | | | | | | | PWM Channel 1 mode. | | | | | | | | 0: cycle mode, 1: pulse mode. | | | | | 21 | R/W | 0x0 | PWM_CH1_CLK_GATING | | | | | | | | Gating the Special Clock for PWM1(0: mask, 1: pass). | | | | | 20 | R/W | 0x0 | PWM_CH1_ACT_STATE. | | | | | | | | PWM Channel 1 Active State. | | | | | | | | 0: Low Level, 1: High Level. | | | | | 19 | R/W | 0x0 | PWM_CH1_EN. | | | | | | | | PWM Channel 1 Enable. | | | | | | | | 0: Disable, 1: Enable. | | | | | 18:15 | R/W | 0x0 | PWM_CH1_PRESCAL. | | | | | | | | PWM Channel 1 Prescalar. | | | | | | | | These bits should be setting before the PWM Channel 1 clock gate on. | | | | | | | | 0000: /120 | | | | | | | | 0001: /180 | | | | | | | | 0010: /240 | | | | | | | | 0011: /360 | | | | | | | | 0100: /480 | | | | | | 4 | | 0101:/ | | | | | | | | 0110: / | | | | | | | | 0111:/ | | | | | | | | 1000: /12k | | | | | | | | 1001: /24k | | | | | | | | 1010: /36k | | | | | | | | 1011: /48k | | | | | | • | | | |-------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------| | | | | 1100: /72k | | | | | 1101:/ | | | | | 1110: / | | | | | 1111: /1 | | 14:10 | / | / | 1 | | 9 | R/W | 0x0 | PWM0_BYPASS. | | | | | PWM CH0 bypass enable. | | | | | If the bit is set to 1, PWM0's output is OSC24MHz. | | | | | 0: disable, | | | | | 1: enable. | | 8 | R/W | 0x0 | PWM_CH0_PUL_START. | | | | | PWM Channel 0 pulse output start. | | | | | 0: no effect, 1: output 1 pulse. | | | | | The pulse width should be according to the period 0 register[15:0], and the pulse state should be according to the active state. | | | | | After the pulse is finished, the bit will be cleared automatically. | | 7 | R/W | 0x0 | PWM_CHANNELO_MODE. | | | | | 0: cycle mode, 1: pulse mode. | | 6 | R/W | 0x0 | SCLK_CHO_GATING. | | | | | Gating the Special Clock for PWM0(0: mask, 1: pass). | | 5 | R/W | 0x0 | PWM_CH0_ACT_STA. | | | | | PWM Channel 0 Active State. | | | | | 0: Low Level, 1: High Level. | | 4 | R/W | 0x0 | PWM_CH0_EN. | | | | | PWM Channel 0 Enable. | | | | | 0: Disable, 1: Enable. | | 3:0 | R/W | 0x0 | PWM_CH0_PRESCAL. | | | | | | | | PWM Channel 0 Prescalar. | |--|----------------------------------------------------------------------| | | These bits should be setting before the PWM Channel 0 clock gate on. | | | 0000: /120 | | | 0001: /180 | | | 0010: /240 | | | 0011: /360 | | | 0100: /480 | | | 0101:/ | | | 0110: / | | | 0111:/ | | | 1000: /12k | | | 1001: /24k | | | 1010: /36k | | | 1011: /48k | | | 1100: /72k | | | 1101:/ | | | 1110: / | | | 1111: /1 | ### **PWM CHANNEL 0 PERIOD REGISTER** | Offset: 0x4 | | | Register Name: PWM_CH0_PERIOD | |-------------|-------|---------|-----------------------------------------------| | Bit | Read/ | Default | Description | | | Write | /Hex | Y | | 31:16 | R/W | x | PWM_CH0_ENTIRE_CYS | | | | | Number of the entire cycles in the PWM clock. | | | ) | | 0 = 1 cycle | | | | | 1 = 2 cycles | | | | | | | | | | N = N+1 cycles | |------|-----|---|-------------------------------------------------------------------------------------------------------------------------| | | | | If the register need to be modified dynamically, the PCLK should be faster than the PWM CLK(PWM CLK = 24MHz/pre-scale). | | 15:0 | R/W | х | PWM_CHO_ENTIRE_ACT_CYS | | | | | Number of the active cycles in the PWM clock. | | | | | 0 = 0 cycle | | | | | 1 = 1 cycles | | | | | | | | | | N = N cycles | **Note:** the active cycles should be no larger than the period cycles. #### **PWM CHANNEL 1 PERIOD REGISTER** | Offset: 0x8 | ) | | Register Name: PWM_CH1_PERIOD | |-------------|--------------|---------|-----------------------------------------------------------| | Offset. Oxo | Offiset. 0x8 | | Register Name. PWW_CHI_PERIOD | | Bit | Read/ | Default | Description | | | Write | /Hex | | | 31:16 | R/W | х | PWM_CH1_ENTIRE_CYS | | | | | North of City and the City of the DMA dead | | | | | Number of the entire cycles in the PWM clock. | | | | | 0 = 1 cycle | | | | | 1 = 2 cycles | | | | | | | | | | | | | | | N = N+1 | | | | | If the register need to be modified dynamically, the PCLK | | | 4 | | should be faster than the PWM CLK(PWM CLK = | | | | | 24MHz/pre-scale). | | 15:0 | R/W | х | PWM_CH1_ENTIRE_CYS | | | | | Number of the active cycles in the PWM clock. | | | 1 | | 0 = 0 cycle | | | | | 1 = 1 cycles | | | | | | | | | | | | | | | | N = N cycles | |--|--|--|--|--------------| |--|--|--|--|--------------| # 3.8 High Speed Timer #### 3.8.1 Overview High Speed Timer clock source is fixed to AHBCLK, which is much higher than OSC24M. Compared with other timers, High Speed Timer clock source is synchronized with AHB clock, and when the relevant bit in the control register is set to 1, timer goes into the test mode, which is used to System Simulation. When the current value in both LO and HI Current Value Register are counting down to zero, the timer will generate interrupt if set interrupt enable bit. # 3.8.2 High Speed Timer Register List | Module Name | Base Address | | |------------------|--------------|---| | High Speed Timer | 0x01C60000 | > | | Register Name | Offset | Description | |----------------------|--------|---------------------------------------| | HS_TMR_IRQ_EN_REG | 0x0 | HS Timer IRQ Enable Register | | HS_TMR_IRQ_STAS_REG | 0x4 | HS Timer Status Register | | HS_TMRO_CTRL_REG | 0x10 | HS Timer Control Register | | HS_TMR0_INTV_LO_REG | 0x14 | HS Timer Interval Value Low Register | | HS_TMR0_INTV_HI_REG | 0x18 | HS Timer Interval Value High Register | | HS_TMR0_CURNT_LO_REG | 0x1C | HS Timer Current Value Low Register | | HS_TMR0_CURNT_HI_REG | 0x20 | HS Timer Current Value High Register | ## 3.8.3 High Speed Timer Register Description #### HS TIMER IRQ ENABLE REGISTER (DEFAULT: 0X00000000) | Offse | Offset:0x0 | | Register Name: HS_TMR_IRQ_EN_REG | |----------|----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:<br>1 | / | / | | | 0 | R/W | 0x0 | HS_TMR_INT_EN. High Speed Timer Interrupt Enable. 0: No effect; 1: High Speed Timer Interval Value reached interrupt enable. | ## HS TIMER IRQ STATUS REGISTER (DEFAULT: 0X00000000) | Offse | t:0x4 | | Register Name: HS_TMR_IRQ_STAS_REG | |----------|----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:<br>1 | / | 1 | | | 0 | R/W | 0x0 | HS_TMR_IRQ_PEND. High Speed Timer IRQ Pending. Set 1 to the bit will clear it. 0: No effect; 1: Pending, High speed timer interval value is reached. | ### HS TIMER CONTROL REGISTER (DEFAULT: 0X00000000) | Offset:0x10 | | | Register Name: HS_TMR0_CTRL_REG | | |-------------|-----------|-----------|---------------------------------|--| | Bit | Read/Writ | Default/H | Description | | | | е | ex | | |----------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | R/W | 0x0 | HS_TMR_TEST. | | | | | High speed timer test mode. In test mode, the low register should be set to 0x1, the high register will down counter. The counter needs to be reloaded. 0: normal mode; | | | | | 1: test mode. | | 30:<br>8 | / | / | | | 7 | R/W | 0x0 | HS_TMR_MODE. High Speed Timer mode. | | | | | 0: Continuous mode. When interval value reached, the timer will not disable automatically. | | | | | 1: Single mode. When interval value reached, the timer will disable automatically. | | 6:4 | R/W | 0x0 | HS_TMR_CLK | | | | | Select the pre-scale of the high speed timer clock sources. | | | | | 000: /1 | | | | | 001: /2 | | | | | 010: /4 | | | | | 011: /8 | | | | | 100: /16 | | | | | 101: / | | | | | 110: / | | | | | 111: / | | 3:2 | / | 1 | / | | 1 | R/W | 0x0 | HS_TMR_RELOAD. | | | | ) | High Speed Timer Reload. | | | | | 0: No effect, 1: Reload High Speed Timer Interval Value. | | 0 | R/W | 0x0 | HS_TMR_EN. | | High Speed Timer Enable. | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0: Stop/Pause, 1: Start. | | If the timer is started, it will reload the interval value to internal | | register, and the current counter will count from interval value | | to 0. | | If the current counter does not reach the zero, the timer enable | | bit is set to "0", the current value counter will pause. At least | | wait for 2 cycles, the start bit can be set to 1. | | In timer pause state, the interval value register can be modified. If the timer is started again, and the Software hope the current value register to down-count from the new interval value, the reload bit and the enable bit should be set to 1 at the | | same time. | #### **HS TIMER INTERVAL VALUE LO REGISTER** | Offse | Offset:0x14 | | Register Name: HS_TMR_INTV_LO_REG | |----------|----------------|-----------------|----------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:<br>0 | R/W | х | HS_TMR_INTV_VALUE_LO. High Speed Timer Interval Value [31:0]. | ### HS TIMER INTERVAL VALUE HI REGISTER | Offset | :0x18 | | Register Name: HS_TMR_INTV_HI_REG | |--------|-----------|-----------|------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:2 | / | 1 | / | | 4 | | | Y | | 23:0 | R/W | х | HS_TMR_INTV_VALUE_HI. | | | | | High Speed Timer Interval Value [55:32]. | **Note**: the interval value register is a 56-bit register. When read or write the interval value, the Lo register should be read or write first. And the Hi register should be written after the Lo register. #### **HS TIMER CURRENT VALUE LO REGISTER** | Offse | t:0x1C | | Register Name: HS_TMR_CURNT_LO_REG | |-------|-----------|-----------|----------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31: | R/W | х | HS_TMR_CUR_VALUE_LO. | | 0 | | | High Speed Timer Current Value [31:0]. | #### **HS TIMER CURRENT VALUE HI REGISTER** | Offset | Offset:0x20 | | Register Name: HS_TMR_CURNT_HI_REG | | |--------|-------------|-----------|-----------------------------------------|--| | Bit | Read/Writ | Default/H | Description | | | | е | ex | | | | 31:2 | / | / | | | | 4 | | | | | | 23:0 | R/W | х | HS_TMR_CUR_VALUE_HI. | | | | | | High Speed Timer Current Value [55:32]. | | Note: HS timer current value is a 56-bit down-counter (from interval value to 0). The current value register is a 56-bit register. When read or write the current value, the Lo register should be read or write first. ## 3.9 **DMA** ### 3.9.1 Overview The A23 supports 8-channel DMA. Each DMA channel can generate interrupts, and each referenced DMA channel can generate interrupts according to different pending status, and the configuration information of every DMA channel will be stored in the DDR or SRAM. After a DMA transfer starts, the address information in the DDR or SRAM will be described in *DMA Channel Descriptor Address Register*. ### 3.9.2 Block Diagram # 3.9.3 DRQ Type and Port Corresponding Relation | Source DR | Q Type | Destination DRQ Type | | |-----------|-------------|----------------------|-------------| | port0 | SRAM | port0 | SRAM | | port1 | SDRAM | port1 | SDRAM | | port2 | / | port2 | 1 | | port3 | DAUDIO_0-RX | port3 | DAUDIO_0-TX | | port4 | DAUDIO_1-RX | port4 | DAUDIO_1-TX | | port5 | NAND | port5 | NAND | | port6 | UARTO-RX | port6 | UARTO-TX | | port7 | UART1-RX | port7 | UART1-TX | | port8 | UART2-RX | port8 | UART2-TX | | port9 | UART3-RX | port9 | UART3-TX | | port10 | UART4-RX | port10 | UART4-TX | | port11 | 1 | port11 | | | port12 | 1 | port12 | TCON_0 | | port13 | 1 | port13 | / | | port14 | 1 | port14 | / | | port15 | AUDIO CODEC | port15 | AUDIO CODEC | | port16 | 1 | port16 | / | | port17 | OTG_EP1 | port17 | OTG_EP1 | | port18 | OTG_EP2 | port18 | OTG_EP2 | | port19 | OTG_EP3 | port19 | OTG_EP3 | | port20 | OTG_EP4 | port20 | OTG_EP4 | | port21 | OTG_EP5 | port21 | OTG_EP5 | | port22 | 1 | port22 | / | | port23 | SPI_0-RX | port23 | SPI_0-TX | | port24 | SPI_1-RX | port24 | SPI_1-TX | |--------|----------|--------|----------| | port25 | / | port25 | / | | port26 | / | port26 | / | | port27 | / | port27 | 1 | | port28 | / | port28 | 1 | | port29 | / | port29 | / | | Port30 | / | Port30 | 1 | #### 3.9.4 DMA Description In this section, the DMA descriptor registers will be introduced in detail. When starting a DMA transmission, the module data are transferred as packages, which have the link data information. And, by reading the DMA Status Register, the status of a DMA channel could be known. Reading back the descriptor address register, the value is the link data in the transferring package. If only the value is equal to 0xfffff800, then it can be regarded as NULL, which means the package is the last package in this DMA transmission. Otherwise, the value means the start address of the next package. And, the Descriptor Address Register can be changed during a package transferring. When transferring the half of a package, the relevant pending bit will be set up automatically, and if the corresponding interrupt is enabled, DMA generates an interrupt to the system. The similar thing would occur when transferring a package completely. Meanwhile, if DMA have transferred the last package in the data, the relevant pending bit would be set up, and generates an interrupt if the corresponding interrupt is enabled. The flow-process diagram is showed in Block Diagram section. During a DMA transmission, the configuration could be obtained via the Configuration Register. And, behind the address of the configuration register in DDR or SRAM, there are some registers including other information of a DMA transmission. The structure chart is showed in Block Diagram section. Also, other information of a transferring data can be obtained by reading the Current Source Address Register, Current Destination Address Register and Byte Counter Left Register. The configuration must be word-aligning. The transferring data would be paused when setting up the relevant Pause Register, if coming up emergency. And the pausing data could be presumable when set 0 to the same bit in Pause Register. # 3.9.5 DMA Register List | Module Name | Base Address | |-------------|--------------| | DMA | 0x01C02000 | | Register Name | Offset | Description | |-------------------|-------------------|---------------------------------------------| | - | | | | DMA_IRQ_EN_REG | 0x0 | DMA IRQ Enable Register | | DMA_IRQ_PEND_REG | 0x10 | DMA IRQ Pending Register | | DMA_STA_REG | 0x30 | DMA Status Register | | | | DMA Channel Enable Register | | DMA_EN_REG | 0x100+N*0x40 | (N=0~7) | | | | DMA Channel Pause Register | | DMA_PAU_REG | 0x100+N*0x40+0x4 | (N=0~7) | | | | DMA Channel Start Address Register | | DMA_DESC_ADDR_REG | 0x100+N*0x40+0x8 | (N=0~7) | | | | DMA Channel Configuration Register | | DMA_CFG_REG | 0x100+N*0x40+0xC | (N=0~7) | | | | DMA Channel Current Source Register | | DMA_CUR_SRC_REG | 0x100+N*0x40+0x10 | (N=0~7) | | / | 7 | DMA Channel Current Destination<br>Register | | DMA_CUR_DEST_REG | 0x100+N*0x40+0x14 | (N=0~7) | | | 7 | DMA Channel Byte Counter Left Register | | DMA_BCNT_LEFT_REG | 0x100+N*0x40+0x18 | (N=0~7) | | | | DMA Channel Parameter Register | | DMA_PARA_REG | 0x100+N*0x40+0x1C | (N=0~7) | ## 3.9.6 DMA Register Description ## DMA IRQ ENABLE REGISTER (DEFAULT: 0X00000000) | Offset:0x0 | | | Register Name: DMA_IRQ_EN_REG | |------------|----------------|-----------------|-----------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31 | / | / | | | 30 | R/W | 0x0 | DMA7_QUEUE_IRQ_EN | | | | | DMA 7 Queue End Transfer Interrupt Enable. | | | | | 0: Disable, 1: Enable. | | 29 | R/W | 0x0 | DMA7_PKG_IRQ_EN | | | | | DMA 7 Package End Transfer Interrupt Enable. | | | | | 0: Disable, 1: Enable. | | 28 | R/W | 0x0 | DMA7_HLAF_IRQ_EN | | | | | DMA 7 Half Package Transfer Interrupt Enable. | | | | | 0: Disable, 1: Enable. | | 27 | / | / | 1 | | 26 | R/W | 0x0 | DMA6_QUEUE_IRQ_EN | | | | | DMA 6 Queue End Transfer Interrupt Enable. | | | | | 0: Disable, 1: Enable. | | 25 | R/W | 0x0 | DMA6_PKG_IRQ_EN | | | | | DMA 6 Package End Transfer Interrupt Enable. | | | | | 0: Disable, 1: Enable. | | 24 | R/W | 0x0 | DMA6_HLAF_IRQ_EN | | | | | DMA 6 Half Package Transfer Interrupt Enable. | | | | ) | 0: Disable, 1: Enable. | | 23 | / | 1 | / | | 22 | R/W | 0x0 | DMA5_QUEUE_IRQ_EN | | | | | DMA 5 Queue End Transfer Interrupt Enable. | |----|-----|-----|-----------------------------------------------| | | | | 0: Disable, 1: Enable. | | 21 | R/W | 0x0 | DMA5_PKG_IRQ_EN | | | | | DMA 5 Package End Transfer Interrupt Enable. | | | | | 0: Disable, 1: Enable. | | 20 | R/W | 0x0 | DMA5_HLAF_IRQ_EN | | | | | DMA 5 Half package Transfer Interrupt Enable. | | | | | 0: Disable, 1: Enable. | | 19 | / | / | 1 | | 18 | R/W | 0x0 | DMA4_QUEUE_IRQ_EN | | | | | DMA 4 Queue End Transfer Interrupt Enable. | | | | | 0: Disable, 1: Enable. | | 17 | R/W | 0x0 | DMA4_PKG_IRQ_EN | | | | | DMA 4 Package End Transfer Interrupt Enable. | | | | | 0: Disable, 1: Enable. | | 16 | R/W | 0x0 | DMA4_HLAF_IRQ_EN | | | | | DMA 4 Half Package Transfer Interrupt Enable. | | | | | 0: Disable, 1: Enable. | | 15 | / | / | | | 14 | R/W | 0x0 | DMA3_QUEUE_IRQ_EN | | | | | DMA 3 Queue End Transfer Interrupt Enable. | | | | | 0: Disable, 1: Enable. | | 13 | R/W | 0x0 | DMA3_PKG_IRQ_EN | | | | | DMA 3 Package End Transfer Interrupt Enable. | | | | | 0: Disable, 1: Enable. | | 12 | R/W | 0x0 | DMA3_HLAF_IRQ_EN | | | | | DMA 3 Half Package Transfer Interrupt Enable. | | | | | 0: Disable, 1: Enable. | | 11 | / | / | / | |----|-----|-----|-----------------------------------------------| | 10 | R/W | 0x0 | DMA2_QUEUE_IRQ_EN | | | | | DMA 2 Queue End Transfer Interrupt Enable. | | | | | 0: Disable, 1: Enable. | | 9 | R/W | 0x0 | DMA2_PKG_IRQ_EN | | | | | DMA 2 Package End Transfer Interrupt Enable. | | | | | 0: Disable, 1: Enable. | | 8 | R/W | 0x0 | DMA2_HLAF_IRQ_EN | | | | | DMA 2 Half Package Transfer Interrupt Enable. | | | | | 0: Disable, 1: Enable. | | 7 | / | / | 1 | | 6 | R/W | 0x0 | DMA1_QUEUE_IRQ_EN | | | | | DMA 1 Queue End Transfer Interrupt Enable. | | | | | 0: Disable, 1: Enable. | | 5 | R/W | 0x0 | DMA1_PKG_IRQ_EN | | | | | DMA 1 Package End Transfer Interrupt Enable. | | | | | 0: Disable, 1: Enable. | | 4 | R/W | 0x0 | DMA1_HLAF_IRQ_EN | | | | | DMA 1 Half Package Transfer Interrupt Enable. | | | | | 0: Disable, 1: Enable. | | 3 | / | / | 4 | | 2 | R/W | 0x0 | DMA0_QUEUE_IRQ_EN | | | | | DMA 0 Queue End Transfer Interrupt Enable. | | | | | 0: Disable, 1: Enable. | | 1 | R/W | 0x0 | DMA0_PKG_IRQ_EN | | | | | DMA 0 Package End Transfer Interrupt Enable. | | | | | 0: Disable, 1: Enable. | | 0 | R/W | 0x0 | DMA0_HLAF_IRQ_EN | | | DMA 0 Half Package Transfer Interrupt Enable. | |--|-----------------------------------------------| | | 0: Disable, 1: Enable | ## DMA IRQ PENDING STATUS REGISTER (DEFAULT: 0X00000000) | Offse | et:0x10 | | Register Name: DMA_IRQ_PEND_REG | |-------|----------------|-----------------|--------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31 | / | / | 1 | | 30 | R/W | 0x0 | DMA7_QUEUE_IRQ_PEND. | | | | | DMA 7 Queue End Transfer Interrupt Pending. Set 1 to the bit will clear it. | | | | | 0: No effect, 1: Pending. | | 29 | R/W | 0x0 | DMA7_PKG_IRQ_ PEND | | | | | DMA 7 Package End Transfer Interrupt Pending. Set 1 to the bit will clear it. | | | | | 0: No effect, 1: Pending. | | 28 | R/W | 0x0 | DMA7_HLAF_IRQ_PEND. | | | | | DMA 7 Half Package Transfer Interrupt Pending. Set 1 to the bit will clear it. | | | | | 0: No effect, 1: Pending. | | 27 | / | 1 | | | 26 | R/W | 0x0 | DMA6_QUEUE_IRQ_PEND. | | | | ~ | DMA 6 Queue End Transfer Interrupt Pending. Set 1 to the bit will clear it. | | | | | 0: No effect, 1: Pending. | | 25 | R/W | 0x0 | DMA6_PKG_IRQ_ PEND | | | | | DMA 6 Package End Transfer Interrupt Pending. Set 1 to the bit will clear it. | | | | | 0: No effect, 1: Pending. | | 24 | R/W | 0x0 | DMA6_HLAF_IRQ_PEND. | | | | | DMA 6 Half Package Transfer Interrupt Pending. Set 1 to the | | | | | his will along it | |----|-----|-----|--------------------------------------------------------------------------------| | | | | bit will clear it. | | | | | 0: No effect, 1: Pending. | | 23 | / | / | / | | 22 | R/W | 0x0 | DMA5_QUEUE_IRQ_PEND. | | | | | DMA 5 Queue End Transfer Interrupt Pending. Set 1 to the bit will clear it. | | | | | 0: No effect, 1: Pending. | | 21 | R/W | 0x0 | DMA5_PKG_IRQ_ PEND | | | | | DMA 5 Package End Transfer Interrupt Pending. Set 1 to the bit will clear it. | | | | | 0: No effect, 1: Pending. | | 20 | R/W | 0x0 | DMA5_HLAF_IRQ_PEND. | | | | | DMA 5 Half Package Transfer Interrupt Pending. Set 1 to the | | | | | bit will clear it. | | | | | 0: No effect, 1: Pending. | | 19 | / | / | | | 18 | R/W | 0x0 | DMA4_QUEUE_IRQ_PEND. | | | | | DMA 4 Queue End Transfer Interrupt Pending. Set 1 to the bit will clear it. | | | | | 0: No effect, 1: Pending. | | 17 | R/W | 0x0 | DMA4_PKG_IRQ_ PEND | | | | | DMA 4 Package End Transfer Interrupt Pending. Set 1 to the bit will clear it. | | | | | 0: No effect, 1: Pending. | | 16 | R/W | 0x0 | DMA4_HLAF_IRQ_PEND. | | | | | DMA 4 Half Package Transfer Interrupt Pending. Set 1 to the bit will clear it. | | | | | 0: No effect, 1: Pending. | | 15 | / | 1 | / | | 14 | R/W | 0x0 | DMA3_QUEUE_IRQ_PEND. | | | | | DMA 3 Queue End Transfer Interrupt Pending. Set 1 to the bit | | | | | will clear it. | |----|-----|-----|--------------------------------------------------------------------------------| | | | | 0: No effect, 1: Pending. | | 13 | R/W | 0x0 | DMA3_PKG_IRQ_ PEND | | | | | DMA 3 Package End Transfer Interrupt Pending. Set 1 to the bit will clear it. | | | | | 0: No effect, 1: Pending. | | 12 | R/W | 0x0 | DMA3_HLAF_IRQ_PEND. | | | | | DMA 3 Half Package Transfer Interrupt Pending. Set 1 to the bit will clear it. | | | | | 0: No effect, 1: Pending. | | 11 | / | / | 1 | | 10 | R/W | 0x0 | DMA2_QUEUE_IRQ_PEND. | | | | | DMA 2 Queue End Transfer Interrupt Pending. Set 1 to the bit will clear it. | | | | | 0: No effect, 1: Pending. | | 9 | R/W | 0x0 | DMA2_PKG_IRQ_PEND | | | | | DMA 2 Package End Transfer Interrupt Pending. Set 1 to the bit will clear it. | | | | | 0: No effect, 1: Pending. | | 8 | R/W | 0x0 | DMA2_HLAF_IRQ_PEND. | | | | | DMA 2 Half Package Transfer Interrupt Pending. Set 1 to the bit will clear it. | | | | | 0: No effect, 1: Pending. | | 7 | / | 1/ | 1 | | 6 | R/W | 0x0 | DMA1_QUEUE_IRQ_PEND. | | | | | DMA 1 Queue End Transfer Interrupt Pending. Set 1 to the bit will clear it. | | | | | 0: No effect, 1: Pending. | | 5 | R/W | 0x0 | DMA1_PKG_IRQ_ PEND | | | | | DMA 1 Package End Transfer Interrupt Pending. Set 1 to the bit will clear it. | | | | | 0: No effect, 1: Pending. | |---|-----|-----|----------------------------------------------------------------| | 4 | R/W | 0x0 | DMA1_HLAF_IRQ_PEND. | | | | | DMA 1 Half Package Transfer Interrupt Pending. Set 1 to the | | | | | bit will clear it. | | | | | 0: No effect, 1: Pending. | | 3 | / | / | | | 2 | R/W | 0x0 | DMA0_QUEUE_IRQ_PEND. | | | | | DMA 0 Queue End Transfer Interrupt Pending. Set 1 to the bit | | | | | will clear it. | | | | | 0: No effect, 1: Pending. | | 1 | R/W | 0x0 | DMA0_PKG_IRQ_ PEND | | | | | DMA 0 Package End Transfer Interrupt Pending. Set 1 to the bit | | | | | will clear it. | | | | | 0: No effect, 1: Pending. | | 0 | R/W | 0x0 | DMA0_HLAF_IRQ_PEND. | | | | | DMA 0 Half Package Transfer Interrupt Pending. Set 1 to the | | | | | bit will clear it. | | | | | 0: No effect, 1: Pending. | ## DMA STATUS REGISTER (DEFAULT: 0X00000000) | Offset | :0x30 | ./ | Register Name: DMA_STA_REG | |--------|-----------|-----------|----------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | , y | | 31:8 | / | 1/ | 1 | | 7 | RO | 0x0 | DMA7_STATUS | | | | | DMA Channel 7 Status. | | | | | 0: Idle, 1: Busy. | | 6 | RO | 0x0 | DMA6_STATUS | | | | | DMA Channel 6 Status. | | | | | 0: Idle, 1: Busy. | | 5 | RO | 0x0 | DMA5_STATUS | |---|----|-----|-----------------------| | | | | DMA Channel 5 Status. | | | | | 0: Idle, 1: Busy. | | 4 | RO | 0x0 | DMA4_STATUS | | | | | DMA Channel 4 Status. | | | | | 0: Idle, 1: Busy. | | 3 | RO | 0x0 | DMA3_STATUS | | | | | DMA Channel 3 Status. | | | | | 0: Idle, 1: Busy. | | 2 | RO | 0x0 | DMA2_STATUS | | | | | DMA Channel 2 Status. | | | | | 0: Idle, 1: Busy. | | 1 | RO | 0x0 | DMA1_STATUS | | | | | DMA Channel 1 Status. | | | | | 0: Idle, 1: Busy. | | 0 | RO | 0x0 | DMA0_STATUS | | | | | DMA Channel 0 Status. | | | | | 0: Idle, 1: Busy. | ## DMA CHANNEL ENABLE REGISTER (DEFAULT: 0X00000000) | Offset:0x100+N*0x40+0x0 | | 40+0x0 | Register Name: DMA0_EN_REG | |-------------------------|-----------|-----------|----------------------------| | (N=0~ | (N=0~7) | | | | Bit | Read/Writ | Default/H | Description | | | e | ex | Y | | 31:1 | 1 | 1 | / | | 0 | R/W | 0x0 | DMA_EN. | | | | | DMA Channel Enable | | | | | 0: Disable, 1: Enable. | ### DMA CHANNEL PAUSE REGISTER (DEFAULT: 0X00000000) | Offset:0x100+N*0x40+0x4 | | | Register Name: DMA_PAU_REG | |-------------------------|-----------|-----------|------------------------------------------------| | (N=0~ | 7) | | | | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:1 | / | / | | | 0 | R/W | 0x0 | DMA_PAUSE. | | | | | Pausing DMA Channel Transfer Data. | | | | | 0: Resume Transferring, 1: Pause Transferring. | #### **DMA CHANNEL DESCRIPTOR ADDRESS REGISTER** | Offset:0x100+N*0x40+0x8 | | | Register Name: DMA_DESC_ADDR_REG | |-------------------------|-----------|-----------|----------------------------------| | (N=0~7) | | | | | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:0 | R/W | х | DMA_DESC_ADDR | | | | | DMA Channel Descriptor Address. | ## DMA CHANNEL CONFIGURATION REGISTER (DEFAULT: 0X00000000) | Offset: | 0x100+N* | 0x40+0xC | Register Name: DMA_CFG_REG | |-----------|------------|-----------|--------------------------------------------------------------------------| | (N=0~7 | <b>'</b> ) | | | | Bit | Read | Default/H | Description | | | /Write | ex | | | 31:2<br>7 | / | | | | 26:2<br>5 | RO | 0x0 | DMA_DEST_DATA_WIDTH. DMA Destination Data Width. 00: 8-bit 01: 16-bit | | | | | 10: 32-bit | | | | |------|----|-----|----------------------------------------------------------|--|--|--| | | | | 11: / | | | | | 24:2 | RO | 0x0 | DMA_DEST_BST_LEN. | | | | | 3 | | | DMA Destination Burst Length. | | | | | | | | 00: 1 | | | | | | | | 01: / | | | | | | | | 10: 8 | | | | | | | | 11: / | | | | | 22:2 | RO | 0x0 | DMA_ADDR_MODE. | | | | | 1 | | | DMA Destination Address Mode | | | | | | | | 0x0: Linear Mode | | | | | | | | 0x1: IO Mode | | | | | | | | 0x2: / | | | | | | | | 0x3: / | | | | | 20:1 | RO | 0x0 | DMA_DEST_DRQ_TYPE. | | | | | 6 | | | DMA Destination DRQ Type | | | | | | | | The details in DRQ Type and Port Corresponding Relation. | | | | | 15:1 | / | / | 1 | | | | | 1 | | | | | | | | 10:9 | RO | 0x0 | DMA_SRC_DATA_WIDTH. | | | | | | | | DMA Source Data Width. | | | | | | | | 00: 8-bit | | | | | | | | 01: 16-bit | | | | | | | | 10: 32-bit | | | | | | | | 11: / | | | | | 8:7 | RO | 0x0 | DMA_SRC_BST_LEN. | | | | | | | | DMA Source Burst Length. | | | | | | | | 00: 1 | | | | | | | | 01: / | | | | | | | | 10: 8 | |-----|----|-----|----------------------------------------------------------| | | | | 11: / | | 6:5 | RO | 0x0 | DMA_SRC_ADDR_MODE. | | | | | DMA Source Address Mode | | | | | 0x0: Linear Mode | | | | | 0x1: IO Mode | | | | | 0x2: / | | | | | 0x3: / | | 4:0 | RO | 0x0 | DMA_SRC_DRQ_TYPE. | | | | | DMA Source DRQ Type | | | | | The details in DRQ Type and Port Corresponding Relation. | #### Note: If the DRQ type is dram, then, the corresponding burst length will be fixed, and the options will be invalid. The address of the DMA Channel Configuration Register must be word-aligned. #### **DMA CHANNEL CURRENT SOURCE ADDRESS REGISTER** | Offset:0x100+N*0x40+0x10 | | | Register Name: DMA_CUR_SRC_REG | |--------------------------|-----------|-----------|------------------------------------------------| | (N=0~7) | | | | | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:0 | RO | 0x0 | DMA_CUR_SRC. | | | | | DMA Channel Current Source Address, read only. | Note: The address of the DMA Channel Current Source Address Register must be word-aligned. #### DMA CHANNEL CURRENT DESTINATION ADDRESS REGISTER | Offset | :0x100+N*0x4 | 40+0x14 | Register Name: DMA_CUR_DEST_REG | |--------|--------------|-----------|---------------------------------| | (N=0~ | 7) | | | | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:0 | RO | 0x0 | DMA_CUR_DEST. | | | | |------|----|-----|-----------------------------------------------------|--|--|--| | | | | DMA Channel Current Destination Address, read only. | | | | Note: The address of the DMA Channel Current Destination Address Register must be word-aligned. #### **DMA CHANNEL BYTE COUNTER LEFT REGISTER** | Offset | :0x100+N*0x | 40+0x18 | Register Name: DMA_BCNT_LEFT_REG | |--------|-------------|-----------|-------------------------------------------| | (N=0~ | 7) | | | | Bit | Read/Writ | Default/H | Description | | | e | ex | | | 31:2 | / | / | 1 | | 5 | | | | | 24:0 | RO | 0x0 | DMA_BCNT_LEFT. | | | | | DMA Channel Byte Counter Left, read only. | Note: The address of the DMA Channel Byte Counter Left Register must be word-aligned. #### **DMA CHANNEL PARAMETER REGISTER** | Offset:0x100+N*0x40+0x1C | | 40+0x1C | Register Name: DMA_PARA_REG | |--------------------------|-----------|-----------|------------------------------| | (N=0~7 | 7) | | | | Bit | Read/Writ | Default/H | Description | | | e | ex | | | 31:1 | / | 1 | | | 6 | | | | | 15:8 | RO | 0x0 | DATA_BLK_SIZE. | | | | | Data Block Size <b>N</b> . | | 7:0 | RO | 0x0 | WAIT_CYC. | | | | | Wait Clock Cycles <b>n</b> . | #### Note: The number of data block size usually depends on the capacity of the device's FIFO in the practical application. The data block size must be multiple of burst\*width (byte). For example: if burst is 4 and the width is 32-bit, so the data block size must be m\*16(byte), i.e. N = m\*16. When DMA controller has completed transferring N bytes data, and waiting n clock cycles to check the DRQ signal. This register is only effective to devices, and the Data Block Size N should be 0 if it is less than 32. # 3.10 GIC For details about GIC, please refer to the GIC PL400 technical reference manual and ARM GIC Architecture Specification V2.0. # **3.10.1** Interrupt Source | Interrupt Source | SRC | Vector | FIQ | Description | |------------------|-----|--------|-----|------------------| | SGI 0 | 0 | 0x0000 | | SGI 0 interrupt | | SGI 1 | 1 | 0x0004 | | SGI 1 interrupt | | SGI 2 | 2 | 0x0008 | | SGI 2 interrupt | | SGI 3 | 3 | 0x000C | | SGI 3 interrupt | | SGI 4 | 4 | 0x0010 | | SGI 4 interrupt | | SGI 5 | 5 | 0x0014 | | SGI 5 interrupt | | SGI 6 | 6 | 0x0018 | | SGI 6 interrupt | | SGI 7 | 7 | 0x001C | | SGI 7 interrupt | | SGI 8 | 8 | 0x0020 | | SGI 8 interrupt | | SGI 9 | 9 | 0x0024 | | SGI 9 interrupt | | SGI 10 | 10 | 0x0028 | | SGI 10 interrupt | | SGI 11 | 11 | 0x002C | | SGI 11 interrupt | | SGI 12 | 12 | 0x0030 | | SGI 12 interrupt | | SGI 13 | 13 | 0x0034 | | SGI 13 interrupt | | SGI 14 | 14 | 0x0038 | | SGI 14 interrupt | | SGI 15 | 15 | 0x003C | | SGI 15 interrupt | | PPI 0 | 16 | 0x0040 | 7 | PPI 0 interrupt | | PPI 1 | 17 | 0x0044 | | PPI 1 interrupt | | PPI 2 | 18 | 0x0048 | | PPI 2 interrupt | | PPI 3 | 19 | 0x004C | | PPI 3 interrupt | | PPI 4 | 20 | 0x0050 | | PPI 4 interrupt | | PPI 5 | 21 | 0x0054 | | PPI 5 interrupt | | PPI 6 | 22 | 0x0058 | | PPI 6 interrupt | | PPI 7 | 23 | 0x005C | | PPI 7 interrupt | | Interrupt Source | SRC | Vector | FIQ | Description | |------------------|-----|--------|-------------|--------------------| | PPI 8 | 24 | 0x0060 | | PPI 8 interrupt | | PPI 9 | 25 | 0x0064 | | PPI 9 interrupt | | PPI 10 | 26 | 0x0068 | | PPI 10 interrupt | | PPI 11 | 27 | 0x006C | | PPI 11 interrupt | | PPI 12 | 28 | 0x0070 | | PPI 12 interrupt | | PPI 13 | 29 | 0x0074 | | PPI 13 interrupt | | PPI 14 | 30 | 0x0078 | | PPI 14 interrupt | | PPI 15 | 31 | 0x007C | | PPI 15 interrupt | | UART 0 | 32 | 0x0080 | | UART 0 interrupt | | UART 1 | 33 | 0x0084 | | UART 1 interrupt | | UART 2 | 34 | 0x0088 | | UART 2 interrupt | | UART 3 | 35 | 0x008C | | UART 3 interrupt | | UART 4 | 36 | 0x0090 | | UART 4 interrupt | | / | 37 | 0x0094 | | 1 | | TWI 0 | 38 | 0x0098 | | TWI 0 interrupt | | TWI 1 | 39 | 0x009C | | TWI 1 interrupt | | TWI 2 | 40 | 0x00A0 | | TWI 2 interrupt | | / | 41 | 0x00A4 | <b>&gt;</b> | | | / | 42 | 0x00A8 | | / | | PA_EINT | 43 | 0x00AC | 7 | PA_EINT interrupt | | / | 44 | 0x00B0 | | 1 | | DAUDIO-0 | 45 | 0x00B4 | | DAUDIO-0 interrupt | | DAUDIO-1 | 46 | 0x00B8 | | DAUDIO-1 interrupt | | PB_EINT | 47 | 0x00BC | | PB_EINT interrupt | | 1 | 48 | 0x00C0 | | 1 | | PG_EINT | 49 | 0x00C4 | | PG_EINT interrupt | | Timer 0 | 50 | 0x00C8 | | Timer 0 interrupt | | Interrupt Source | SRC | Vector | FIQ | Description | |------------------|-----|--------|-------------|-------------------------------| | Timer 1 | 51 | 0x00CC | | Timer 1 interrupt | | / | 52 | 0x00D0 | | / | | / | 53 | 0x00D4 | | 1 | | / | 54 | 0x00D8 | | 1 | | / | 55 | 0x00DC | | 1 | | / | 56 | 0x00E0 | | | | Watchdog | 57 | 0x00E4 | | Watchdog interrupt | | / | 58 | 0x00E8 | | | | / | 59 | 0x00EC | | 1 | | / | 60 | 0x00F0 | | | | Audio Codec | 61 | 0x00F4 | | Analogy Audio Codec interrupt | | LRADC | 62 | 0x00F8 | | LRADC interrupt | | / | 63 | 0x00FC | | | | External NMI | 64 | 0x100 | | External Non-Mask Interrupt | | R_timer 0 | 65 | 0x104 | | R_timer 0 interrupt | | R_timer 1 | 66 | 0x108 | | R_timer 1 interrupt | | / | 67 | 0x010C | | 1 | | R_watchdog | 68 | 0x0110 | <b>&gt;</b> | R_watchdog interrupt | | / | 69 | 0x0114 | | / | | R_UART | 70 | 0x0118 | 7 | R_UART interrupt | | R_RSB | 71 | 0x011C | | R_RSB interrupt | | R_Alarm 0 | 72 | 0x0120 | | R_Alarm 0 interrupt | | R_Alarm 1 | 73 | 0x0124 | | R_Alarm 1 interrupt | | 1 | 74 | 0x0128 | | / | | 1 | 75 | 0x012C | | / | | R_TWI | 76 | 0x0130 | | R_TWI interrupt | | R_PG_LINT | 77 | 0x0134 | | R_PG_LINT interrupt | | Interrupt Source | SRC | Vector | FIQ | Description | |------------------|-----|--------|-------------|------------------------------------| | НМІС | 78 | 0x0138 | | HMIC interrupt | | / | 79 | 0x013C | | / | | / | 80 | 0x0140 | | 1 | | M-box | 81 | 0x0144 | | M-box interrupt | | DMA | 82 | 0x0148 | | DMA channel interrupt | | HS Timer | 83 | 0x014C | | HS Timer interrupt | | / | 84 | 0x0150 | | 1 | | / | 85 | 0x0154 | | | | / | 86 | 0x0158 | | 1 | | / | 87 | 0x015C | | | | / | 88 | 0x0160 | | | | / | 89 | 0x0164 | | 1 | | VE | 90 | 0x0168 | | VE interrupt | | / | 91 | 0x016C | | 1 | | SD/MMC 0 | 92 | 0x0170 | | SD/MMC Host Controller 0 interrupt | | SD/MMC 1 | 93 | 0x0174 | | SD/MMC Host Controller 1 interrupt | | SD/MMC 2 | 94 | 0x0178 | | SD/MMC Host Controller 2 interrupt | | / | 95 | 0x017C | <b>&gt;</b> | 1) | | / | 96 | 0x0180 | | / | | SPI 0 | 97 | 0x0184 | 7 | SPI 0 interrupt | | SPI 1 | 98 | 0x0188 | | SPI 1 interrupt | | 1 | 99 | 0x018C | | / | | 1 | 100 | 0x0190 | | / | | 1 | 101 | 0x0194 | | / | | NAND | 102 | 0x0198 | | NAND Flash Controller interrupt | | USB –OTG | 103 | 0x019C | | USB-OTG interrupt | | USB-EHCIO | 104 | 0x01A0 | | USB-EHCIO interrupt | | Interrupt Source | SRC | Vector | FIQ | Description | |------------------|-----|--------|-------------|--------------------------| | USB-OHCIO | 105 | 0x01A4 | | USB-OHCIO interrupt | | / | 106 | 0x01A8 | | 1 | | / | 107 | 0x01AC | | 1 | | / | 108 | 0x01B0 | | 1 | | / | 109 | 0x01B4 | | 1 | | / | 110 | 0x01B8 | | 1 | | / | 111 | 0x01BC | | 1 | | / | 112 | 0x01C0 | | 1 | | / | 113 | 0x01C4 | | 1 | | / | 114 | 0x01C8 | | 1 | | / | 115 | 0x01CC | | 1 | | CSI | 116 | 0x01D0 | | CSI interrupt | | CSI_CCI | 117 | 0x01D4 | | CSI_CCI interrupt | | LCD | 118 | 0x01D8 | | LCD Controller interrupt | | / | 119 | 0x01DC | | 1 | | / | 120 | 0x01E0 | / | 1 | | MIPI DSI | 121 | 0x01E4 | | MIPI DSI interrupt | | / | 122 | 0x01E8 | <b>&gt;</b> | 1) | | DRC 0/1 | 123 | 0x01EC | | DRC 0/1 interrupt | | / | 124 | 0x01F0 | 7 | 1 | | DE_FE | 125 | 0x01F4 | | DE_FE interrupt | | 1 | 126 | 0x01F8 | | 1 | | DE_BE | 127 | 0x01FC | | DE_BE interrupt | | 1 | 128 | 0x0200 | | / | | GPU-GP | 129 | 0x0204 | | GPU-GP interrupt | | GPU-GPMMU | 130 | 0x0208 | | GPU-GPMMU interrupt | | GPU-PP0 | 131 | 0x020C | | GPU-PP0 interrupt | | Interrupt Source | SRC | Vector | FIQ | Description | |------------------|-----|--------|-------------|----------------------| | GPU-PPMMU0 | 132 | 0x0210 | | GPU-PPMMU0 interrupt | | GPU-PMU | 133 | 0x0214 | | GPU-PMU interrupt | | GPU-PP1 | 134 | 0x0218 | | GPU-PP1 interrupt | | GPU-PPMMU1 | 135 | 0x021C | | GPU-PPMMU1 interrupt | | / | 136 | 0x0220 | | 1 | | / | 137 | 0x0224 | | 1 | | / | 138 | 0x0228 | | 1 | | / | 139 | 0x022C | | 1 | | СТІО | 140 | 0x0230 | | CTIO interrupt | | CTI1 | 141 | 0x0234 | | CTI1 interrupt | | CTI2 | 142 | 0x0238 | | CTI2 interrupt | | СТІЗ | 143 | 0x023C | | CTI3 interrupt | | соммтх0 | 144 | 0x0240 | | COMMTX0 interrupt | | COMMTX1 | 145 | 0x0244 | | COMMTX1 interrupt | | COMMTX2 | 146 | 0x0248 | | COMMTX2 interrupt | | соммтхз | 147 | 0x024C | / | COMMTX3 interrupt | | COMMRX0 | 148 | 0x0250 | | COMMRX0 interrupt | | COMMRX1 | 149 | 0x0254 | <b>&gt;</b> | COMMRX1 interrupt | | COMMRX2 | 150 | 0x0258 | | COMMRX2 interrupt | | COMMRX3 | 151 | 0x025C | 7 | COMMRX3 interrupt | | PMU0 | 152 | 0x0260 | | PMU0 interrupt | | PMU1 | 153 | 0x0264 | | PMU1 interrupt | | PMU2 | 154 | 0x0268 | | PMU2 interrupt | | PMU3 | 155 | 0x026C | | PMU3 interrupt | | AXI_ERROR | 156 | 0x0270 | | AXI_ERROR interrupt | # 3.11 RTC #### 3.11.1 Overview The real time clock (RTC) is for calendar usage. It is built around a 30-bit counter and used to count elapsed time in YY-MM-DD and HH-MM-SS. The unit can be operated by the backup battery while the system power is off. It has a built-in leap year generator and a independent power pin (RTC\_VIO). The alarm generates an alarm signal at a specified time in the power-off mode or normal operation mode. In normal operation mode, both the alarm interrupt and the power management wakeup are activated. In power-off mode, the power management wakeup signal is activated. Two kinds of alarm are supported here: Alarm 0 is a general alarm whose counter is based on seconds, while Alarm 1 is a weekly alarm whose counter is based on the real time. The 32768Hz oscillator is used only to provide a low power, accurate reference for the RTC. General Purpose Register can be flag register, and it will save the value all the time when the VDD\_RTC is not power off. # 3.11.2 RTC Register List | Module Name | Base Address | | |-------------|--------------|--| | RTC | 0x01F00000 | | | Register Name | Offset | Description | | |------------------------|---------------|----------------------------------------|--| | LOSC_CTRL_REG | 0x0 | Low Oscillator Control Register I | | | LOSC_AUTO_SWT_STA_REG | 0x4 | LOSC Auto Switch Status Register | | | INTOSC_CLK_PRESCAL_REG | 0x8 | Internal OSC Clock Prescalar Register | | | RTC_YY_MM_DD_REG | 0x10 | RTC Year-Month-Day Register | | | RTC_HH_MM_SS_REG | 0x14 | RTC Hour-Minute-Second Register | | | ALARMO_COUNTER_REG | 0x20 | Alarm 0 Counter Register | | | ALARMO_CUR_VLU_REG | 0x24 | Alarm 0 Counter Current Value Register | | | ALARMO_ENABLE_REG | 0x28 | Alarm 0 Enable Register | | | ALARMO_IRQ_EN | 0x2C | Alarm 0 IRQ Enable Register | | | ALARMO_IRQ_STA_REG | 0x30 | Alarm 0 IRQ Status Register | | | ALARM1_WK_HH_MM-SS | 0x40 | Alarm 1 Week HMS Register | | | ALARM1_ENABLE_REG | 0x44 | Alarm 1 Enable Register | | | ALARM1_IRQ_EN | 0x48 | Alarm 1 IRQ Enable Register | | | ALARM1_IRQ_STA_REG | 0x4C | Alarm 1 IRQ Status Register | | | ALARM_CONFIG_REG | 0x50 | Alarm Configuration Register | | | LOSC_OUT_GATING_REG | 0x60 | LOSC output gating register | | | | | General Purpose Register | | | GP_DATA_REG | 0x100 + N*0x4 | (N=0~3) | | | GPL_HOLD_OUTPUT_REG | 0x180 | GPL Hold Output Register | | | VDD_RTC_REG | 0x190 | VDD RTC Regulate Register | | | IC_CHARA_REG | 0x1F0 | IC Characteristic Register | | # **3.11.3** RTC Register Description # LOSC CONTROL (DEFAULT: 0X00004000) | Offset | ::0x0 | | Register Name: LOSC_CTRL_REG | |-----------|----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:1<br>6 | W | 0x0 | 1 | | 15 | / | / | / | | 14 | R/W | 0x1 | LOSC_AUTO_SWT_EN. LOSC auto switch enable. 0: Disable, 1: Enable. | | 13:1 | / | / | / | | 9 | R/W | 0x0 | ALM_DDHHMMSS_ACCE. ALARM DD-HH-MM-SS access. After writing the ALARM DD-HH-MM-SS register, this bit is set and it will be cleared until the real writing operation is finished. | | 8 | R/W | 0x0 | RTC_HHMMSS_ACCE. RTC HH-MM-SS access. After writing the RTC HH-MM-SS register, this bit is set and it will be cleared until the real writing operation is finished. After writing the RTC YY-MM-DD register, the YY-MM-DD register will be refreshed for at most one second. | | 7 | R/W | 0x0 | RTC_YYMMDD_ACCE. RTC YY-MM-DD access. After writing the RTC YY-MM-DD register, this bit is set and it will be cleared until the real writing operation is finished. After writing the RTC YY-MM-DD register, the YY-MM-DD | | | | | register will be refreshed for at most one second. | |-----|-----|-----|--------------------------------------------------------------------------------------| | 6:4 | / | / | / | | 3:2 | R/W | 0x0 | EXT_LOSC_GSM. | | | | | External 32768Hz Crystal GSM. | | | | | 00 low | | | | | 01 | | | | | 10 | | | | | 11 high | | 1 | / | / | 1 | | 0 | R/W | 0x0 | LOSC_SRC_SEL. | | | | | LOSC Clock source Select. 'N' is the value of Internal OSC Clock Prescalar register. | | | | | 0: InternalOSC / N, 1: External 32.768KHz OSC. | #### Note: - 1) Any bit of [9:7] is set, the RTC HH-MM-SS, YY-MM-DD and ALARM DD-HH-MM-SS register can't be written. - 2) Internal OSC is about 600 KHz ~700 KHz. # LOSC AUTO SWITCH STATUS REGISTER (DEFAULT: 0X00000000) | Offse | t:0x4 | | Register Name: LOSC_AUTO_SWT_STA_REG | |-------|-----------|-----------|-----------------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31: | / | / | | | 2 | | | | | 1 | R/W | 0x0 | LOSC_AUTO_SWT_PEND. | | | | | LOSC auto switch pending. | | | | | 0: no effect; | | | | | 1: auto switches pending. | | | | | Set 1 to this bit will clear it. | | 0 | RO | 0x0 | LOSC_SRC_SEL_STA. | | | | | Checking LOSC Clock Source Status. 'N' is the value of Internal | | | OSC Clock Prescalar register. | |--|-------------------------------| | | 0: InternalOSC / N; | | | 1: External 32.768KHz OSC. | # INTERNAL OSC CLOCK PRESCALAR REGISTER (DEFAULT: 0X00000014) | Offse | et:0x8 | | Register Name: INTOSC_CLK_PRESCAL_REG | |-------|-----------|-----------|---------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31: | / | / | 1 | | 5 | | | | | 4:0 | R/W | 0x14 | INTOSC_CLK_PRESCAL. | | | | | Internal OSC Clock Prescalar value N. | | | | | 00000: 1 | | | | | 00001: 2 | | | | | 00010: 3 | | | | | | | | | | 11111: 32 | # RTC YY-MM-DD REGISTER (DEFAULT: 0X00000000) | Offset | :0x10 | | Register Name: RTC_YY_MM_DD_REG | |-----------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:2<br>3 | / | | | | 22 | R/W | 0x0 | LEAP. Leap Year. 0: not, 1: Leap year. This bit cannot set by hardware. It should be set or clear by software. | | 21:1 | R/W | х | YEAR. | | 6 | | | Year. | |------|-----|---|------------------| | | | | Range from 0~63. | | 15:1 | / | / | / | | 2 | | | | | 11:8 | R/W | х | MONTH. | | | | | Month. | | | | | Range from 1~12. | | 7:5 | / | / | | | 4:0 | R/W | х | DAY. | | | | | Day. | | | | | Range from 1~31. | #### Note: If the written value is not from 1 to 31 in Day Area, it turns into 31 automatically. Month Area and Year Area are similar to Day Area. The number of days in different month may be different. ## RTC HH-MM-SS REGISTER (DEFAULT: 0X00000000) | Offset:0x14 | | | Register Name: RTC_HH_MM_SS_REG | |-------------|-----------|-----------|---------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:2 | R/W | 0x0 | WK_NO. | | 9 | | | Week number. | | | | | 000: Monday | | | | | 001: Tuesday | | | | | 010: Wednesday | | | | | 011: Thursday | | | | | 100: Friday | | | | | 101: Saturday | | | | | 110: Sunday | | | | | 111:/ | |------|-----|---|-----------------| | 28:2 | / | / | 1 | | 1 | | | | | 20:1 | R/W | х | HOUR. | | 6 | | | Range from 0~23 | | 15:1 | / | / | 1 | | 4 | | | | | 13:8 | R/W | х | MINUTE. | | | | | Range from 0~59 | | 7:6 | / | / | | | 5:0 | R/W | х | SECOND. | | | | | Range from 0~59 | **Note**: If the written value is not from 0 to 59 in Second Area, it turns into 59 automatically. Minute Area and Hour Area are similar to Second Area. # **ALARM 0 COUNTER REGISTER (DEFAULT: 0X00000000)** | Offse | Offset:0x20 | | Register Name: ALARMO_COUNTER_REG | |-------|-------------|-----------|-------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31: | R/W | 0x0 | ALARMO_COUNTER. | | 0 | | | Alarm 0 Counter is Based on Second. | **Note**: If the second is set to 0, it will be 1 second in fact. #### **ALARM 0 CURRENT VALUE REGISTER** | Offse | Offset:0x24 | | Register Name: ALARMO_CUR_VLU_REG | |----------|----------------|-----------------|--------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:<br>0 | RO | x | ALARMO_CUR_VLU. Check Alarm 0 Counter Current Values. | **Note:** If the second is set to 0, it will be 1 second in fact. ## **ALARM 0 ENABLE REGISTER (DEFAULT: 0X00000000)** | Offse | t:0x28 | | Register Name: ALARMO_ENABLE_REG | |----------|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:<br>1 | / | / | 1 | | 0 | R/W | 0x0 | ALM_0_EN Alarm 0 Enable. If this bit is set to "1", the Alarm 0 Counter register's valid bits will down count to zero, and the alarm pending bit will be set to "1". 0: disable, 1: enable. | # ALARM 0 IRQ ENABLE REGISTER (DEFAULT: 0X00000000) | Offset:0x2C | | | Register Name: ALARMO_IRQ_EN | |-------------|-----------|-----------|------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31: | / | / | 1 | | 1 | | | | | 0 | R/W | 0x0 | ALARMO_IRQ_EN. | | | | | Alarm 0 IRQ Enable. | | | | | 0: disable; | | | | | 1: enable. | ### **ALARM 0 IRQ STATUS REGISTER (DEFAULT: 0X00000000)** | Offse | Offset:0x30 | | Register Name: ALARMO_IRQ_STA_REG | |-------|----------------|-----------------|-----------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31: | / | / | / | | 1 | | | | |---|-----|-----|----------------------------------------------------------------------------------------------| | 0 | R/W | 0x0 | ALARMO_IRQ_PEND. | | | | | Alarm 0 IRQ Pending bit. | | | | | 0: No effect; | | | | | 1: Pending, alarm 0 counter value is reached. | | | | | If alarm 0 irq enable is set to 1, the pending bit will be sent to the interrupt controller. | # ALARM 1 WEEK HH-MM-SS REGISTER (DEFAULT: 0X00000000) | Offset | :0x40 | | Register Name: ALARM1_WK_HH_MM-SS | |--------|-----------|-----------|-----------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:2 | / | / | 1 | | 1 | | | | | 20:1 | R/W | х | HOUR. | | 6 | | | Range from 0~23. | | 15:1 | / | / | 1 | | 4 | | | | | 13:8 | R/W | х | MINUTE. | | | | | Range from 0~59. | | 7:6 | / | 1 | 1. | | 5:0 | R/W | х | SECOND. | | | | | Range from 0~59. | **Note:** If the written value is not from 0 to 59 in Second Area, it turns into 59 automatically. Minute Area and Hour Area are similar to Second Area. # ALARM 1 ENABLE REGISTER (DEFAULT: 0X00000000) | Offset:0x44 | | ) | Register Name: ALARM1_EN_REG | |-------------|-----------|-----------------|------------------------------| | Bit | Read/Writ | Default/H<br>ex | Description | | | - | EX | | | 31:<br>7 | / | / | / | |----------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | R/W | 0x0 | WK6_ALM1_EN. | | | | | Week 6 (Sunday) Alarm 1 Enable. | | | | | 0: Disable; | | | | | 1: Enable. | | | | | If this bit is set to "1", only when the Alarm 1 Week HH-MM-SS register valid bits is equal to RTC HH-MM-SS register and the register RTC HH-MM-SS bit [31:29] is 6, the week 6 alarm irq pending bit will be set to "1". | | 5 | R/W | 0x0 | WK5_ALM1_EN. | | | | | Week 5 (Saturday) Alarm 1 Enable. | | | | | 0: Disable; | | | | | 1: Enable. | | | | | If this bit is set to "1", only when the Alarm 1 Week HH-MM-SS register valid bits is equal to RTC HH-MM-SS register and the register RTC HH-MM-SS bit [31:29] is 5, the week 5 alarm irq pending bit will be set to "1". | | 4 | R/W | 0x0 | WK4_ALM1_EN. | | | | | Week 4 (Friday) Alarm 1 Enable. | | | | | 0: Disable, 1: Enable. | | | | Å | If this bit is set to "1", only when the Alarm 1 Week HH-MM-SS register valid bits is equal to RTC HH-MM-SS register and the register RTC HH-MM-SS bit [31:29] is 4, the week 4 alarm irq pending bit will be set to "1". | | 3 | R/W | 0x0 | WK3_ALM1_EN. | | | | | Week 3 (Thursday) Alarm 1 Enable. | | | | | 0: Disable; | | | | | 1: Enable. | | | | | If this bit is set to "1", only when the Alarm 1 Week HH-MM-SS register valid bits is equal to RTC HH-MM-SS register and the register RTC HH-MM-SS bit [31:29] is 3, the week 3 alarm irq pending bit will be set to "1". | | 2 | R/W | 0x0 | WK2_ALM1_EN. | |---|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | Week 2 (Wednesday) Alarm 1 Enable. | | | | | 0: Disable; | | | | | 1: Enable. | | | | | If this bit is set to "1", only when the Alarm 1 Week HH-MM-SS register valid bits is equal to RTC HH-MM-SS register and the register RTC HH-MM-SS bit [31:29] is 2, the week 2 alarm irq pending bit will be set to "1". | | 1 | R/W | 0x0 | WK1_ALM1_EN. | | | | | Week 1 (Tuesday) Alarm 1 Enable. | | | | | 0: Disable; | | | | | 1: Enable. | | | | | If this bit is set to "1", only when the Alarm 1 Week HH-MM-SS register valid bits is equal to RTC HH-MM-SS register and the register RTC HH-MM-SS bit [31:29] is 1, the week 1 alarm irq pending bit will be set to "1". | | 0 | R/W | 0x0 | WK0_ALM1_EN. | | | | | Week 0 (Monday) Alarm 1 Enable. | | | | | 0: Disable; | | | | | 1: Enable. | | | | Á | If this bit is set to "1", only when the Alarm 1 Week HH-MM-SS register valid bits is equal to RTC HH-MM-SS register and the register RTC HH-MM-SS bit [31:29] is 0, the week 0 alarm irq pending bit will be set to "1". | # **ALARM 1 IRQ ENABLE REGISTER (DEFAULT: 0X00000000)** | Offse | et:0x48 | | Register Name: ALARM1_IRQ_EN | |-------|-----------|-----------|------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31: | / | 1 | / | | 1 | | | | | 0 | R/W | 0x0 | ALARM1_IRQ_EN. | | Alarm 1 IRQ Enable. | |---------------------| | 0: disable; | | 1: enable. | ### **ALARM 1 IRQ STATUS REGISTER (DEFAULT: 0X00000000)** | Offset:0x4C | | | Register Name: ALARM1_IRQ_STA_REG | |-------------|----------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:<br>1 | / | / | | | 0 | R/W | 0x0 | ALARM1_WEEK_IRQ_PEND. Alarm 1 Week (0/1/2/3/4/5/6) IRQ Pending. 0: No effect; 1: Pending, week counter value is reached. If alarm 1 week irq enable is set to 1, the pending bit will be sent to the interrupt controller. | # **ALARM CONFIG REGISTER (DEFAULT: 0X00000000)** | Offset:0x50 | | | Register Name: ALARM_CONFIG_REG | |-------------|-----------|-----------|----------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31: | / | 1 | 1 | | 1 | | | | | 0 | R/W | 0x0 | ALARM_WAKEUP. | | | | | Configuration of alarm wake up output. | | | | | 0: disable alarm wake up output; | | | | | 1: enable alarm wake up output. | ### LOSC OUTPUT GATING REGISTER (DEFAULT: 0X00000000) | Offset:0x60 Register Name: LOSC_OUT_GATING_REG | |------------------------------------------------| |------------------------------------------------| | Bit | Read/Writ | Default/H | Description | |-----|-----------|-----------|--------------------------------------------------------------| | | е | ex | | | 31: | / | / | / | | 1 | | | | | 0 | R/W | 0x0 | LOSC_OUT_GATING. | | | | | Configuration of LOSC output, and no LOSC output by default. | | | | | 0: Enable LOSC output gating; | | | | | 1: Disable LOSC output gating. | # **GENERAL PURPOSE REGISTER (DEFAULT: 0X00000000))** | Offset:0x100+N *0x4 | | )x4 | Register Name: GP_DATA_REGn | |---------------------|-----------|-----------|-----------------------------| | (N=0~3) | | | | | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31: | R/W | 0x0 | GP_DATA. | | 0 | | | Data [31:0]. | **Note**: general purpose register 0/1/2/3 value can be stored if the VDD\_RTC is larger than 1.0v. # **GPL HOLD OUTPUT REGISTER (DEFAULT: 0X00000000)** | Offset:0x180 | | | Register Name: GPL_HOLD_OUTPUT_REG | |--------------|-----------|-----------|---------------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | e | ex | | | 31:1 | / | 1 | | | 2 | | | | | 11 | R/W | 0x0 | GPL11_HOLD_OUTPUT. | | | | | Hold the output of GPIOL11 when system's power is changing. | | | | | The output must be low level (0) or high level (1) or High-Z; | | | | | any other outputs may not hold on. | | | | | 0: Hold disable | | | | | 1: Hold enable | | 10 | R/W | 0x0 | GPL10_HOLD_OUTPUT. | | | | | Hold the output of GPIOL10 when system's power is changing. The output must be low level (0) or high level (1) or High-Z; any other outputs may not hold on. | |---|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | 0: Hold disable | | | | | 1: Hold enable | | 9 | R/W | 0x0 | GPL9_HOLD_OUTPUT. | | | | | Hold the output of GPIOL9 when system's power is changing. The output must be low level (0) or high level (1) or High-Z; any other outputs may not hold on. | | | | | 0: Hold disable | | | | | 1: Hold enable | | 8 | R/W | 0x0 | GPL8_HOLD_OUTPUT. | | | | | Hold the output of GPIOL8 when system's power is changing. The output must be low level (0) or high level (1) or High-Z; any other outputs may not hold on. | | | | | 0: Hold disable | | | | | 1: Hold enable | | 7 | R/W | 0x0 | GPL7_HOLD_OUTPUT. | | | | | Hold the output of GPIOL7 when system's power is changing. The output must be low level (0) or high level (1) or High-Z; any other outputs may not hold on. | | | | | 0: Hold disable | | | | | 1: Hold enable | | 6 | R/W | 0x0 | GPL6_HOLD_OUTPUT. | | | | 1 | Hold the output of GPIOL6 when system's power is changing. The output must be low level (0) or high level (1) or High-Z; any other outputs may not hold on. | | | | | 0: Hold disable | | | | | 1: Hold enable | | 5 | R/W | 0x0 | GPL5_HOLD_OUTPUT. | | | | | Hold the output of GPIOL5 when system's power is changing. The output must be low level (0) or high level (1) or High-Z; | | | | | any other outputs may not hold on. | |---|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | 0: Hold disable | | | | | 1: Hold enable | | 4 | R/W | 0x0 | GPL4_HOLD_OUTPUT. | | | | | Hold the output of GPIOL4 when system's power is changing. The outputs must be low level (0) or high level (1) or High-Z; any other output may not hold on. | | | | | 0: Hold disable | | | | | 1: Hold enable | | 3 | R/W | 0x0 | GPL3_HOLD_OUTPUT. | | | | | Hold the output of GPIOL3 when system's power is changing. The output must be low level (0) or high level (1) or High-Z; any other outputs may not hold on. | | | | | 0: Hold disable | | | | | 1: Hold enable | | 2 | R/W | 0x0 | GPL2_HOLD_OUTPUT. | | | | | Hold the output of GPIOL2 when system's power is changing. The output must be low level (0) or high level (1) or High-Z; any other outputs may not hold on. | | | | | 0: Hold disable | | | | | 1: Hold enable | | 1 | R/W | 0x0 | GPL1_HOLD_OUTPUT. | | | | _ | Hold the output of GPIOL1 when system's power is changing. The output must be low level (0) or high level (1) or High-Z; any other outputs may not hold on. | | | | | 0: Hold disable | | | | | 1: Hold enable | | 0 | R/W | 0x0 | GPLO_HOLD_OUTPUT. | | | | | Hold the output of GPIOLO when system's power is changing. The output must be low level (0) or high level (1) or High-Z; any other outputs may not hold on. | | | | | 0: Hold disable | | | • | | 1 | | | 1: Hold enable | |--|----------------| | | 1. Hold enable | # VDD RTC REGULATION REGISTER (DEFAULT: 0X00000004) | Offse | Offset:0x190 | | Register Name: VDD_RTC_REG | |----------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:<br>3 | / | / | | | 2:0 | R/W | 0x100 | VDD_RTC_REGU. These bits are useful for regulating the RTC_VIO from 0.7v to 1.4v, and the regulation step is 0.1v. 000: 0.7v 001: 0.8v 010: 0.9v 011: 1.0v 100: 1.1v 101: 1.2v 110: 1.3v 111: 1.4v | # IC CHARACTERISTIC REGISTER (DEFAULT: 0X00000000) | Offset:0x1F0 | | | Register Name: IC_CHARA_REG | |--------------|----------------|-----------------|-----------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:0 | R/W | 0x0 | 7 | # 3.12 R\_Timer #### 3.12.1 Overview The A23 supports two general timers: R\_timer 0 and R\_timer 1, which use the low speed OSC or OSC24M as clock source. R\_timer 0 and R\_timer 1 share a programmable 3-bit pre-scale that provides the division of the clock source. They can work in auto-reload mode or no-reload mode. When the current value in *Current Value Register* is counting down to zero, the timer will generate interrupt if interrupt enable bit is set. # 3.13 **R\_INTC** #### 3.13.1 Overview The interrupt controller has the following feature: - Controls the nIRQ processor - Support thirty-one individually maskable interrupt sources - One external NMI interrupt source - 4-Level priority controller - Six external sources of edge-sensitive or level-sensitive - Support fast forcing It provides handling of up to thirty-two interrupt sources. The 4-level Priority Controller allows the user to define the priority for each interrupt source, thus permitting higher priority interrupts to be serviced even if a lower priority interrupt is being treated. The fast forcing feature redirects any internal or external source to provide a fast interrupt rather than a normal interrupt. # 3.14 **R\_PWM** #### 3.14.1 Overview The output of the R\_PWM is a toggling signal whose frequency and duty cycle can be modulated by its programmable registers. Each channel has a dedicated internal 16-bit up counter. If the counter reaches the value stored in the channel period register, it resets. At the beginning of a count period cycle, the PWMOUT is set to active state and count from 0. The R\_PWM divider divides the clock (24MHz) by 1~4096 according to the pre-scalar bits in the R\_PWM control register. In R\_PWM cycle mode, the output will be a square waveform, the frequency is set to the period register. In R\_PWM pulse mode, the output will be a positive pulse or a negative pulse. # 3.15 R\_Watchdog ### **3.15.1** Overview The R\_watchdog is used to resume the controller operation when it had been disturbed by malfunctions such as noise and system errors. It features a down counter that allows a watchdog period of up to 16 seconds. It can generate a general reset or interrupt request. The watchdog generates the reset signal to reset CPUS or the whole system. # 3.16 System Control # 3.16.1 Overview | Area | Address | Size(Bytes) | |--------------|----------------------|-------------| | A1 | 0x000000000x00003FFF | 16K | | A2 | 0x000440000x00053FFF | 64K | | CPU0 I-Cache | | 32K | | CPU0 D-Cache | | 32K | | CPU1 I-Cache | | 32K | | CPU1 D-Cache | | 32K | | CPU L2 Cache | | 256K | | Total | | 464K | # 3.16.2 System Control Register List | Module Name | Base Address | | |-------------|--------------|--| | SRAM | 0x01C00000 | | | Register Name | Offset | Description | |----------------|--------|-------------------------| | SRAM_CTRL_REG0 | 0x0 | SRAM Control Register 0 | | SRAM_CTRL_REG1 | 0x4 | SRAM Control Register 1 | | / | 0x8 | 1 | | / | 0x14 | 1 | | / | 0x18 | 1 | | / | 0x1C | 1 | | / | 0x20 | 1 | | / | 0x24 | | | / | 0x48 | 1 | | / | 0x90 | 1 | | / | 0x94 | 1 | # 3.16.3 System Control Register Description # **SRAM CONTROL REGISTER 0 (DEFAULT: 0X7FFFFFFF)** | Offset:0x0 | | | Register Name: SRAM_CTRL_REG0 | |------------|-----------|-----------------|----------------------------------------------| | Bit | Read/Writ | Default/H<br>ex | Description | | 31 | / | / | | | 30:0 | R/W | 0x7fffffff | SRAM C1 MAP. | | | | | SRAM Area C1 50K Bytes Configuration by AHB. | | | | | 0: map to CPU/DMA | | | | | 1: map to VE | # SRAM CONTROL REGISTER 1 (DEFAULT: 0X00001300) | Offset:0x4 | | | Register Name: SRAM_CTRL_REG1 | |------------|-----------|-----------|-------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31 | R/W | 0x0 | BIST_DMA_CTRL_SEL. | | | | | Bist and DMA control select. | | | | | 0: DMA, 1: Bist. | | 30:0 | 1 | 1 | /. | # 3.17 Audio CODEC #### 3.17.1 Overview The embedded audio codec is a high-quality stereo audio codec with headphone amplifier and is designed for mobile computing and communications. It provides a stereo DAC for playback and stereo ADC for recording. #### It features: - Two audio digital to analog(DAC) channels - Stereo capless headphone drivers - Up to 100dB SNR - Support DAC sample rates from 8KHz to 192KHz - Support analog/ digital volume control - Differential earpiece driver - Two low-noise analog microphone bias outputs - Analog low-power loop from line-in /microphone/phonein to headphone/earpiece outputs - Accessory button press detection - Support four audio inputs - Two differential microphone inputs - Stereo line-in input - Differential Phonein input - Two audio analog-to-digital(ADC) channels - 94dB SNR - Support ADC sample rates from 8KHz to 48KHz # 3.17.2 Signal Description | Signal Name | Туре | Description | |-------------|------|-------------------------------------| | HBIAS | 0 | Headset microphone bias supply | | MBIAS | 0 | Main analog microphone bias supply | | PHONEOUTP | 0 | Phone positive output | | PHONEOUTN | 0 | Phone negative output | | MICIN1P | 1 | First microphone positive input | | MICIN1N | 1 | First microphone negative input | | MICIN2P | 1 | Second microphone positive input | | MICIN2N | 1 | Second microphone negative input | | PHONEP | 1 | Phone positive input | | PHONEN | 1 | Phone negative input | | LINEINL | 1 | Line in left input | | LINEINR | 1 | Line in right input | | HPCOMFB | 1 | Headphone common reference feedback | | HPCOM | 0 | Headphone common reference | | HPOUTL | 0 | Headphone Left output | | HPOUTR | 0 | Headphone Right output | ### Power Description: | VRA1 | 0 | Reference | |---------|---|----------------------------------| | VRA2 | 0 | Reference | | VRP | 0 | Reference | | AVCC | 1 | Analog Power | | HPVCCIN | I | Headphone Amplifier Power Supply | | HPVCCBP | 0 | Headphone Amplifier Power Bypass | |---------|-----|----------------------------------| | AGND | GND | Analog Ground | ### 3.17.3 Function Description #### **STEREO ADC** The stereo ADC is used for recording stereo sound. The sample rate of the stereo ADC is independent of DAC sample rate. In order to save power, the left and right ADC can be powered down separately by setting register ADC\_AP\_EN Bit[7:6]. The volume control of the stereo ADC is set via register HP\_VOLC Bit[5:0]. #### **STEREO DAC** The stereo DAC can be configured to different sample rate by setting the register AC\_DAC\_FIFOC Bit[31:29], In order to save power, the left and right DAC can be powered down separately by setting register DAC\_PA\_SRC Bit[7:6]. #### **MIXER** The Codec supports two mixers for all function requirements: - Headphone mixer for 2 channels - ADC record mixer #### **HEADPHONE MIXER** The headphone mixer is used to drive stereo output. The following signals can be mixed into the headphone mixer: - LINEINL/R - PHONEP/N - MIC1P/N, MIC2P/N - Stereo DAC output #### **ADC RECORD MIXER** The ADC record mixer is used to mix analog signals as input to the Stereo ADC for recording. - LINEINL/R - PHONEP/N - MIC1P/N, MIC2P/N - Stereo DAC output #### **ANALOG AUDIO INPUT PATH** The Codec supports four analog audio input paths: - LINEINL/R - MIC1 - MIC2 - PHONEP/N #### **LINE INPUT** LINEINL and LINEINR provide 2-channel stereo single-ended input that can be mixed into the Headphone mixer and ADC record mixer. The inputs are high impedance and low capacitance, thus ideally suited to receiving line level signals from external hi-fi or audio equipment or audio module FM. #### **PHONE INPUT** PHONEP/N provides one-channel MONO differential or stereo single-ended input that can be mixed into the ADC record mixer or Headphone mixer. #### MICROPHONE INPUT MICIN1P/N and MICIN2P/N provide differential input that can be mixed into the ADC record mixer, or Headphone Mixer. MICIN is high impedance, low capacitance input suitable for connection to a wide range of differential microphones of different dynamics and sensitivity. There are two microphone pre-amplifiers which can be configured 2 differential microphone inputs. MICIN1P/N are input to the first pre-amplifier, MICIN2P/N are selected to input the 2<sup>nd</sup> pre-amplifier. Each microphone preamplifier has a separate enable bit, MICAMP1EN, MICAMP2EN. The gain for each preamp can be set independently using MIC1BOOST, MIC2BOOST. ### **INTERRUPT** ### 3.17.4 Analog Audio Output Data Path #### **HEADPHONE OUTPUT** HPOUTL/R provides two-channel single-ended output. The HPOUTL/R source is set in Reg. Sources are shown below: - DAC - Headphone mixer Analogue outputs HPOUTL and HPOUTR can drive a 16R or 32R headphone load, either through DC blocking capacitors, or DC coupled without any capacitor. Recommended Headphone Output Configuration When DC blocking capacitors are used, then their capacitance and the load resistance together determine the lower cut-off frequency, fc. Increasing the capacitance lowers fc, improving the bass response. Smaller capacitance values will diminish the bass response. Assuming a 16R load and C3,C4=220uF: $$Fc = 1/(2 *3.14*R_{L*}C3) = 1(2x3.14x16x220uF) = 45Hz$$ In the DC coupled configuration, the headphone "ground" is connected to the HPCOM pin. HPCOM is enabled by setting HPCOMS\_FC= 11. As the HPCOM pin produces a DC voltage of 1.5V, there is no DC offset between HPOUTL/HPOUTR and HPCOM, and therefore no DC blocking capacitors are required. This saves space and material cost in portable applications. It is also connect the line input of another device. It is not only recommended to connect the DC coupled headphone outputs to headphones, but also to the line input of another device, because the HPCOM can dismish these two conditions. If it is connect the headphone, HPCOM output 1/2AVCC; If it is connect the another device which is grounded, the HPCOM output 0 volts #### **EARPIECE OUTPUT** The HPCOM can drive a 16R or 32R headphone DC reference or a line output which inverting the HPOUTL/R. So HPCOM can be selected to differential signal with HPOUTL or HPOUTR for e.g. an earpiece drive. **Earpiece Application Drawing** ## 3.17.5 Microphone BIAS The MICBIAS output provides a low noise reference voltage suitable for biasing electrets type microphones and the associated external resistor biasing network. A MICBIAS Current Detect function is provided for external accessory detection. This is provided in order to detect the insertion/removal of a microphone or the button press. When MICBIAS current detect is enabled, ADC will send out 128Hz 5bit data. Digital trigger an interrupt event when the data is changed. Digital Circuit generate five IRQ signals that can be disable by register, the Data from ADC can be read from register. ### 3.17.6 Headphone Amplifier The Codec has a stereo headphone output available on HPOUTL and HPOUTL. The output is designed specifically for driving 16R or 32R headphones with maximum efficiency and low power consumption. The headphone output includes a high quality volume level adjustment and mute function. HPOUTL and HPOUTR volumes can be adjusted under software control using the HPVOL[5:0] of the headphone output control registers. The adjustment is logarithmic with a 64dB rang in 1dB steps from 0dB to -62dB. The headphone outputs can be muted by writing codes 00000 to HPVOL[5:0] bits. A zero cross detect circuit is provided at the input to the headphones under the control of the ZCEN bits of the headphone output control register. Using these controls the volume control values are only updated when the input signal to the gain stage is close to the analogue ground level. This minimizes and audible clicks and zipper noise as the gain values are changed or the device muted. # 3.17.7 Audio Codec Register List | Module Name | Base Address | | |-------------|--------------|--| | AC | 0x01C22C00 | | | Register Name | Offset | Description | |---------------|--------|-----------------------------------------------------| | AC_DAC_DPC | 0x00 | DAC Digital Part Control Register | | AC_DAC_FIFOC | 0x04 | DAC FIFO Control Register | | AC_DAC_FIFOS | 0x08 | DAC FIFO Status Register | | AC_DAC_TXDATA | 0х0с | DAC TX Data Register | | AC_ADC_FIFOC | 0x10 | ADC FIFO Control Register | | AC_ADC_FIFOS | 0x14 | ADC FIFO Status Register | | AC_ADC_RXDATA | 0x18 | ADC RX Data Register | | AC_DAC_CNT | 0x1c | DAC TX FIFO Counter Register | | AC_ADC_CNT | 0x20 | ADC RX FIFO Counter Register | | AC_ANALOG_CNT | / | Use R_PRCM Register (0x01c0) in CPUS for read/write | # 3.17.8 Audio Codec Register Description ### DAC DIGITAL PART CONTROL REGISTER | Offset: 0x00 | | | Register Name: AC_DAC_DPC | |--------------|------------|---------|-----------------------------------------------------------------------------------------------------| | Bit | Read/Write | Default | Description | | 31 | R/W | 0x0 | EN_DA. DAC Digital Part Enable 0: Disable 1: Enable | | 30:29 | / | / | 1 | | 28:25 | R/W | 0x0 | MODQU. Internal DAC Quantization Levels Levels=[7*(21+MODQU[3:0])]/128 Default levels=7*21/128=1.15 | | 24 | R/W | 0x0 | DWA. DWA Function Disable 0: Enable 1: Disable | | 23:19 | / | / | | | 18 | R/W | 0x0 | HPF_EN. High Pass Filter Enable 0: Disable 1: Enable | | 17:12 | R/W | 0x0 | DVOL. Digital volume control: dvc, ATT=DVC[5:0]*(-1.16dB) 64 steps, -1.16dB/step | | 11:0 | / | / | / | | |------|---|---|---|--| |------|---|---|---|--| # **DAC FIFO CONTROL REGISTER** | Offset: | 0x04 | | Register Name: AC_DAC_FIFOC | |---------|----------------|-------------|------------------------------------------------------------------------| | Bit | Read/Wri<br>te | Defau<br>It | Description | | | | | DAC_FS. | | | | | Sample Rate of DAC | | | | | 000: 48KHz | | | | | 010: 24KHz | | | | | 100: 12KHz | | 31:29 | R/W | 0x0 | 110: 192KHz | | 31.23 | IX/ VV | UXU | 001: 32KHz | | | | | 011: 16KHz | | | | | 101: 8KHz | | | | | 111: 96KHz | | | | | 44.1KHz/22.05KHz/11.025KHz can be supported by Audio PLL Configure Bit | | | | | FIR_VER | | 28 | R/W | 0 | FIR Version | | 20 | 11,700 | | 0: 64-Tap FIR; 1: 32-Tap FIR | | 27 | / | | 7. 04-1ap r III, 1. 32-1ap r III | | 27 | / | / | CENID LACAT | | | | | SEND_LASAT. | | 26 | R/W | 0x0 | Audio sample select when TX FIFO under run | | | | | 0: Sending zero | | | | | 1: Sending last audio sample | | | ( | | FIFO_MODE. | | 25:24 | R/W | 0x0 | For 24-bits transmitted audio sample: | | | | | <b>00/10:</b> FIFO_I[23:0] = {TXDATA[31:8]} | | | | | <b>01/11:</b> Reserved | |-------|-----|-----|-------------------------------------------------------------------------------------------------------| | | | | For 16-bits transmitted audio sample: | | | | | <b>00/10:</b> FIFO_I[23:0] = {TXDATA[31:16], 8'b0} | | | | | <b>01/11:</b> FIFO_I[23:0] = {TXDATA[15:0], 8'b0} | | 23 | / | / | 1 | | | | | DAC_DRQ_CLR_CNT. | | | | | When TX FIFO available room less than or equal N, DRQ Request will be de-asserted. N is defined here: | | 22:21 | R/W | 0x0 | 00: IRQ/DRQ Deasserted when WLEVEL > TXTL | | | | | 01: 4 | | | | | 10: 8 | | | | | 11: 16 | | 20:15 | / | / | | | | | | TX_TRIG_LEVEL. | | | | | TX FIFO Empty Trigger Level (TXTL[12:0]) | | | | | Interrupt and DMA request trigger level for TX FIFO normal condition. | | 14:8 | R/W | 0xF | IRQ/DRQ Generated when WLEVEL ≤ TXTL | | | | | Notes: | | | | | WLEVEL represents the number of valid samples in the TX FIFO | | | | | Only TXTL[6:0] valid when TXMODE = 0 | | | | | ADDA_LOOP_EN. | | 7 | R/W | 0x0 | ADDA loop Enable, adda | | | | | 0: Disable 1: Enable | | | | | DAC_MONO_EN. | | | | | DAC Mono Enable | | 6 | R/W | 0x0 | 0: Stereo, 64 levels FIFO | | | | | 1: mono, 128 levels FIFO | | | | | When enabled, L & R channel send same data | | 5 | R/W | 0x0 | TX_SAMPLE_BITS. Transmitting Audio Sample Resolution 0: 16 bits 1: 24 bits | |---|-----|-----|-------------------------------------------------------------------------------| | 4 | R/W | 0x0 | DAC_DRQ_EN. DAC FIFO Empty DRQ Enable 0: Disable 1: Enable | | 3 | R/W | 0x0 | DAC_IRQ_EN. DAC FIFO Empty IRQ Enable 0: Disable 1: Enable | | 2 | R/W | 0x0 | FIFO_UNDERRUN_IRQ_EN. DAC FIFO Under Run IRQ Enable 0: Disable 1: Enable | | 1 | R/W | 0x0 | FIFO_OVERRUN_IRQ_EN. DAC FIFO Over Run IRQ Enable 0: Disable 1: Enable | | 0 | R/W | 0x0 | FIFO_FLUSH. DAC FIFO Flush Write '1' to flush TX FIFO, self clear to '0' | # **DAC FIFO STATUS REGISTER** | Offset: 0x08 | | | Register Name: AC_DAC_FIFOS | |--------------|----------------|-------------|-----------------------------| | Bit | Read/Wri<br>te | Defau<br>It | Description | | 31:24 | / | / | / | | 23 | R | 0x1 | TX_EMPTY. TX FIFO Empty 0: No room for new sample in TX FIFO 1: More than one room for new sample in TX FIFO (>= 1 word) | |------|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 22:8 | R | 0x80 | TXE_CNT. TX FIFO Empty Space Word Counter | | 7:4 | / | / | 1 | | 3 | R/W | 0x1 | TXE_INT. TX FIFO Empty Pending Interrupt 0: No Pending IRQ 1: FIFO Empty Pending Interrupt Write '1' to clear this interrupt or automatic clear if interrupt condition fails. | | 2 | R/W | 0x0 | TXU_INT. TX FIFO Under run Pending Interrupt 0: No Pending Interrupt 1: FIFO Under run Pending Interrupt Write '1' to clear this interrupt | | 1 | R/W | 0x0 | TXO_INT. TX FIFO Overrun Pending Interrupt 0: No Pending Interrupt 1: FIFO Overrun Pending Interrupt Write '1' to clear this interrupt | | 0 | 1 | 1 | | # DAC TX DATA REGISTER | Offset: 0 | )x0C | | Register Name: AC_DAC_TXDATA | |-----------|------------|---------|------------------------------| | Bit | Read/Write | Default | Description | | 31:0 | W | 0x0 | TX_DATA. | | | Transmitting left, right channel sample data should be written | |--|-----------------------------------------------------------------| | | this register one by one. The left channel sample data is first | | | and then the right channel sample. | | | | ### ADC FIFO CONTROL REGISTER | Offset: 0x10 | | | Register Name: AC_ADC_FIFOC | |--------------|----------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Wri<br>te | Defau<br>It | Description | | 31:29 | R/W | 0x0 | ADFS. Sample Rate of ADC 000: 48KHz 010: 24KHz 100: 12KHz 110: Reserved 001: 32KHz 011: 16KHz 111: Reserved 44.1KHz/22.05KHz/11.025KHz can be supported by Audio PLL Configure Bit | | 28 | R/W | 0x0<br>0x0 | EN_AD. ADC Digital Part Enable, en_ad 0: Disable 1: Enable DigMic_EN Digital Microphone Enable, en_digmic 0: Analog ADC Mode 1: Digital Microphone Mode | | 26:25 | | / | / | | 24 | R/W | 0x0 | RX_FIFO_MODE. | | | | | RX FIFO Output Mode (Mode 0, 1) | |-------|-------|------|----------------------------------------------------------------------| | | | | 0: Expanding '0' at LSB of TX FIFO register | | | | | 1: Expanding received sample sign bit at MSB of TX FIFO register | | | | | For 24-bits received audio sample: | | | | | Mode 0: RXDATA[31:0] = {FIFO_O[23:0], 8'h0} | | | | | Mode 1: Reserved | | | | | For 16-bits received audio sample: | | | | | Mode 0: RXDATA[31:0] = {FIFO_O[23:8], 16'h0} | | | | | Mode 1: RXDATA[31:0] = {16{FIFO_O[23]}, FIFO_O[23:8]} | | 23:19 | / | / | 1 | | | | | ADCFDT. | | | | | ADC FIFO Delay Time For writing Data after en_ad | | 10.17 | R/W | 0.40 | 00:5ms | | 18:17 | K/ VV | 0x0 | 01:10ms | | | | | 10:20ms | | | | | 11:30ms | | | | | ADCDFEN. | | 16 | D/M | 0.40 | ADC FIFO Delay Function For writing Data after en_ad | | 16 | R/W | 0x0 | 0: Disable | | | | | 1: Enable | | 15:13 | / | 1 | | | | | | RX_FIFO_TRG_LEVEL. | | | | | RX FIFO Trigger Level (RXTL[4:0]) | | 12:8 | R/W | 0xF | Interrupt and DMA request trigger level for TX FIFO normal condition | | | | | IRQ/DRQ Generated when WLEVEL > RXTL[4:0] | | | | | Note: | | | | | WLEVEL represents the number of valid samples in the RX FIFO | | 7 | R/W | 0x0 | ADC_MONO_EN. ADC Mono Enable. 0: Stereo, 16 levels FIFO 1: mono, 32 levels FIFO | |---|-----|-----|------------------------------------------------------------------------------------| | | | | When set to '1', Only left channel samples are recorded | | 6 | R/W | 0x0 | RX_SAMPLE_BITS. Receiving Audio Sample Resolution 0: 16 bits 1: 24 bits | | 5 | / | / | 1 | | 4 | R/W | 0x0 | ADC_DRQ_EN. ADC FIFO Data Available DRQ Enable. 0: Disable 1: Enable | | 3 | R/W | 0x0 | ADC_IRQ_EN. ADC FIFO Data Available IRQ Enable. 0: Disable 1: Enable | | 2 | / | / | | | 1 | R/W | 0x0 | ADC_OVERRUN_IRQ_EN. ADC FIFO Over Run IRQ Enable 0: Disable 1: Enable | | 0 | R/W | 0x0 | ADC_FIFO_FLUSH. ADC FIFO Flush. Write '1' to flush TX FIFO, self clear to '0'. | ### **ADC FIFO STATUS REGISTER** | Offset: 0x14 | | | Register Name: AC_ADC_FIFOS | | |--------------|----------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Read/Wri<br>te | Defau<br>It | Description | | | 31:24 | / | / | 1 | | | 23 | R | 0x0 | RXA. RX FIFO Available 0: No available data in RX FIFO 1: More than one sample in RX FIFO (>= 1 word) | | | 22:14 | / | / | | | | 13:8 | R | 0x0 | RXA_CNT. RX FIFO Available Sample Word Counter | | | 7:4 | / | / | 1 | | | 3 | R/W | 0x0 | RXA_INT. RX FIFO Data Available Pending Interrupt 0: No Pending IRQ 1: Data Available Pending IRQ Write '1' to clear this interrupt or automatic clear if interrupt condition fails. | | | 2 | / | / | | | | 1 | R/W | 0x0 | RXO_INT. RX FIFO Overrun Pending Interrupt 0: No Pending IRQ 1: FIFO Overrun Pending IRQ Write '1' to clear this interrupt | | | 0 | 1 | | / | | ### **ADC RX DATA REGISTER** | Offset: 0x18 Register Name: AC_ADC_RXDATA | Offset: 0x18 | Register Name: AC_ADC_RXDATA | | |-------------------------------------------|--------------|------------------------------|--| |-------------------------------------------|--------------|------------------------------|--| | Bit | Read/Write | Default | Description | |------|------------|---------|----------------------------------------------------------------------------------------------------------------------------| | | | | RX_DATA. | | | | | RX Sample | | 31:0 | R | 0x0 | Host can get one sample by reading this register. The left channel sample data is first and then the right channel sample. | ### **DAC TX COUNTER REGISTER** | Offset | 0x1c | | Register Name: AC_DAC_CNT | |--------|------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Write | Default | Description | | | | | TX_CNT. TX Sample Counter | | | | | The audio sample number of sending into TXFIFO. When one sample is put into TXFIFO by DMA or by host IO, the TX sample counter register increases by one. The TX sample counter register can be set to any initial valve at any time. After been updated by the initial value, the counter register should count on base of this initial value. | | 31:0 | R/W | 0x0 | Note: It is used for Audio/ Video Synchronization | ### **ADC RX COUNTER REGISTER** | Offset: | 0x20 | | Register Name: AC_ADC_CNT | |---------|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Write | Default | Description | | 24.0 | | | RX_CNT. RX Sample Counter The audio sample number of writing into RXFIFO. When one sample is written by Digital Audio Engine, the RX sample counter register increases by one. The RX sample counter register can be set to any initial valve at any time. After been updated by the initial value, the counter register should count on base of this initial value. | | 31:0 | R/W | 0x0 | Note: It is used for Audio/ Video Synchronization | Note that the following 25 8-bit registers can be controlled by configuring 0x01F015C0 register through the APB0 BUS, as shown below. (*Reset: register reset; ADDR[4:0]: offset of corresponding 8-bit registers; W/R: W/R enable; WDAT[7:0]: write; RDAT[7:0]: read*) #### **HEADPHONE VOLUME CONTROL REGISTER** | Offset:0 | Offset:0x00 | | Register Name: HP_VOLC | |----------|-------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | R/W | Default | Description | | 7 | R/W | 0x0 | PA clock gating control; when system VDD is off and Audio analog channel is working, this bit must be set to 1, because the PA clock come from system VDD domain. When this bit is 1, the Zero cross over function will be disabled automatically. O: not gating; 1: gating | | 6 | R/W | 0x0 | | | 5:0 | R/W | 0x0 | HPVOL Headphone Volume Control, (HPVOL): Total 64 level, from 0dB to -62dB, 1dB/step, mute when 000000 | ### LEFT OUTPUT MIXER SOURCE CONTROL REGISTER | Offset:0 | x01 | | Register Name: LOMIXSC | |----------|-----|---------|------------------------| | Bit | R/W | Default | Description | | 7 | R/W | 0x0 | / | | 6:0 | R/W | 0x0 | LMIXMUTE | | | Left Output Mixer Mute Control | | |--|--------------------------------|----------------| | | 0-Mute, 1-Not mute | | | | Bit 6: MIC1 Boost stage | | | | Bit 5: MIC2 Boost stage | / | | | Bit 4: PHONEP-PHONEN | | | | Bit 3: PHONEN | | | | Bit 2: LINEINL | | | | Bit 1: Left channel DAC | <b>X X</b> . ' | | | Bit 0: Right channel DAC | | ### RIGHT OUTPUT MIXER SOURCE CONTROL REGISTER | Offset:0 | 0x02 | | Register Name: ROMIXSC | |----------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | R/W | Default | Description | | 7 | R/W | 0x0 | 1 | | 6:0 | R/W | 0x0 | RMIXMUTE Right Output Mixer Mute Control 0-Mute, 1-Not mute Bit 6: MIC1 Boost stage Bit 5: MIC2 Boost stage Bit 4: PHONEP-PHONEN Bit 3: PHONEP Bit 2: LINEINR Bit 1: Right channel DAC Bit 0: Left channel DAC | # DAC ANALOG ENABLE AND PA SOURCE CONTROL REGISTER | Offset:0x03 | | | Register Name: DAC_PA_SRC | |-------------|-----|---------|---------------------------| | Bit | R/W | Default | Description | | | | | DACAREN | |---|-----|-----|--------------------------------------------------------------------------------------------------------| | 7 | R/W | 0x0 | Internal Analog Right channel DAC Enable | | | | | 0:Disable; 1:Enable | | | | | DACALEN | | 6 | R/W | 0x0 | Internal Analog Left channel DAC Enable | | | | | 0:Disable; 1:Enable | | | | | RMIXEN | | 5 | R/W | 0x0 | Right Analog Output Mixer Enable | | | | | 0:Disable; 1:Enable | | | | | LMIXEN | | 4 | R/W | 0x0 | Left Analog Output Mixer Enable | | | | | 0:Disable; 1:Enable | | | | | RHPPAMUTE | | 3 | R/W | 0x0 | All input source to Right Headphone PA mute, including Right | | | | | Output mixer and Internal Right channel DAC: | | | | | 0:Mute, 1: Not mute | | | | | LHPPAMUTE | | 2 | R/W | 0x0 | All input source to Left Headphone PA mute, including Left Output mixer and Internal Left channel DAC: | | | | | 0:Mute, 1: Not mute | | | | | RHPIS | | | | | Right Headphone Power Amplifier (PA) Input Source Select | | 1 | R/W | 0x0 | 0: Right channel DAC | | | | | 1: Right Analog Mixer | | | | | LHPIS | | | | | Left Headphone Power Amplifier (PA) Input Source Select | | 0 | R/W | 0x0 | 0: Left channel DAC | | | | | 1: Left Analog Mixer | | | | | | ### PHONEIN STEREO GAIN CONTROL REGISTER | Offset:0x04 | | | Register Name: PHONEIN_GCTRL | |-------------|-----|---------|------------------------------------------------| | Bit | R/W | Default | Description | | 7 | R/W | 0x0 | 1 | | | | | PHONEPG, (volpnp) | | 6:4 | R/W | 0x3 | PHONEP to Right output mixer Gain Control | | | | | From -4.5dB to 6dB, 1.5dB/step, default is 0dB | | 3 | R/W | 0x0 | 1 | | | | | PHONENG, (volpnn) | | 2:0 | R/W | 0x3 | PHONEN to Left output mixer Gain Control | | | | | From -4.5dB to 6dB, 1.5dB/step, default is 0dB | ### LINEIN AND PHONE\_P-N GAIN CONTROL REGISTER | Offset:0 | x05 | | Register Name: LINEIN_GCTRL | |----------|-----|---------|-------------------------------------------------------------------------------------------------------------------------| | Bit | R/W | Default | Description | | 7 | R/W | 0x0 | 1 | | 6:4 | R/W | 0x3 | LINEING, (volln) LINEINL/R to L/R output mixer Gain Control From -4.5dB to 6dB, 1.5dB/step, default is 0dB | | 3 | R/W | 0x0 | | | 2:0 | R/W | 0x3 | PHONEG, (volpg) PHONE(P-N) gain stage to L/R output mixer Gain Control From -4.5dB to 6dB, 1.5dB/step, default is 0dB | # MIC1 AND MIC2 GAIN CONTROL REGISTER | Offset:0x06 | | | Register Name: MICIN_GCTRL | |-------------|-----|---------|----------------------------| | Bit | R/W | Default | Description | | 7 | R/W | 0x0 | / | | 6:4 | R/W | 0x3 | MIC1G, (volm1) MIC1 BOOST stage to L or R output mixer Gain Control | |-----|-----|-----|----------------------------------------------------------------------------------------------------------------------| | | | | From -4.5dB to 6dB, 1.5dB/step, default is 0dB | | 3 | R/W | 0x0 | 1 | | 2:0 | R/W | 0x3 | MIC2G, (volm2) MIC2 BOOST stage to L or R output mixer Gain Control From -4.5dB to 6dB, 1.5dB/step, default is 0dB | ### PA ENABLE AND HP CONTROL REGISTER | Offset:0x07 | | | Register Name: PAEN_HP_CTRL | |-------------|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | R/W | Default | Description | | 7 | R/W | 0x0 | HPPAEN Right & Left Headphone Power Amplifier Enable 0-disable 1-enable | | 6:5 | R/W | 0x0 | HPCOM_FC HPCOM function control 00: HPCOM off & output is floating 01: HPL inverting output 10: HPR inverting output 11: Direct driver for HPL & HPR | | 4 | R/W | 0x1 | COMPTEN HPCOM output protection enable when it is set as Direct driver for HPL/R 0: protection disable 1: protection enable | | 3:2 | R/W | 0x1 | PA_ANTI_POP_CTRL, (slopelengthsel) PA Anti-pop time Control | | | | | 00:131ms; 01: 262ms; 10: 393ms; 11:524ms | |---|-----|-----|------------------------------------------| | | | | LTRNMUTE, (hprisinvhpl) | | 1 | R/W | 0x0 | Left HPOUT Negative To Right HPOUT Mute | | | | | 0: Mute, 1: Not mute | | | | | RTLNMUTE, (hplisinvhpr) | | 0 | R/W | 0x0 | Right HPOUT Negative To Left HPOUT Mute | | | | | 0: Mute, 1: Not mute | ### PHONEOUT CONTROL REGISTER | Offset:0 | 0x08 | | Register Name: PHONEOUT_CTRL | |----------|------|---------|------------------------------------------------| | Bit | R/W | Default | Description | | 7:5 | | | PHONEOUTG | | | R/W | 0x3 | Phone-out Gain Control | | | | | From -4.5dB to 6dB, 1.5dB/step, default is 0dB | | 4 | R/W | 0x0 | PHONEOUT enable | | | ., | | 0: Enable, 1: Disable | | | | | PHONEOUTS3 | | 3 | R/W | 0x0 | MIC1 Boost stage to Phone out mute | | | | | 0: Mute, 1: Not mute | | | | | PHONEOUTS2 | | 2 | R/W | 0x0 | MIC2 Boost stage to Phone out mute | | | | | 0: Mute, 1: Not mute | | | | | PHONEOUTS1 | | 1 | R/W | 0x0 | Right Output mixer to Phone out mute | | | | | 0: Mute, 1: Not mute | | | | | PHONEOUTS0 | | 0 | R/W | 0x0 | Left Output mixer to Phone out mute | | | | | 0: Mute, 1: Not mute | ### PHONEP-N GAIN CONTROL REGISTER | Offset:0x09 | | | Register Name: PHONEP-N_GAIN_CTR | | |-------------|-----|---------|---------------------------------------------------------------------------------------------|--| | Bit | R/W | Default | Description | | | 7:3 | R/W | 0x0 | / | | | 2:0 | R/W | 0x4 | PHONEPREG PHONEP-PHONEN pre-amplifier gain control -12dB to 9dB, 3dB/step, default is 0dB | | ### MIC2 BOOST ENABLE CONTROL REGISTER | Offset:0x0A | | | Register Name: MIC2G_LINEEN_CTRL | |-------------|-----|---------|---------------------------------------------------------------------------------------------------------------| | Bit | R/W | Default | Description | | 7 | R/W | 0x0 | MIC2AMPEN MIC2 Boost AMP Enable 0-Disable; 1-Enable | | 6:4 | R/W | 0x4 | MIC2BOOST MIC2 Boost AMP Gain Control OdB when 000, 24dB to 42dB when 001 to 111, 3dB/step, default is 33dB | | 3:0 | R/W | 0x0 | | # MIC1 BOOST AND MICBIAS CONTROL REGISTER | Offset:0x0B | | | Register Name: MIC1G_MICBIAS_CTRL | |-------------|-----|---------|-----------------------------------| | Bit | R/W | Default | Description | | | | | HMICBIASEN | | 7 | R/W | 0x0 | Headset Microphone Bias enable | | | | | 0: disable, 1: enable | | | | | MMICBIASEN | |-----|----------|---------|-----------------------------------------------------------------------| | 6 | R/W | 0x0 | Master Microphone Bias enable | | | | | 0: disable, 1: enable | | | | | HMICBIAS MODE | | 5 | R/W | 0x0 | Headset MIC Bias Mode select | | 3 | I IV/ VV | OXO | 0:HMICBIAS auto suspend when HMIC is absent | | | | | 1:HMICBIAS always on when HMICBIASEN IS 1 | | 4 | R/W | 0x1 | 1 | | | | | MIC1AMPEN | | 3 | R/W | 0x0 | MIC1 Boost AMP Enable | | | | | 0-Disable; 1-Enable | | | | R/W 0x4 | MIC1BOOST | | 2:0 | R/W | | MIC1 Boost AMP Gain Control | | | | | 0dB when 000, 24dB to 42dB when 001 to 111, 3dB/step, default is 33dB | # LEFT ADC MIXER SOURCE CONTROL REGISTER | Offset:0 | Offset:0x0C | | Register Name: LADCMIXSC | | | |----------|-------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | R/W | Default | Description | | | | 7 | R/W | 0x0 | | | | | 6:0 | R/W | 0x0 | LADCMIXMUTE Left ADC Mixer Mute Control: 0-Mute, 1-Not mute Bit 6: MIC1 Boost stage Bit 5: MIC2 Boost stage Bit 4: PHONEP-PHONEN Bit 3: PHONEN Bit 2: LINEINL | | | | | Bit 1: Left output mixer | | |--|---------------------------|--| | | Bit 0: Right output mixer | | ### RIGHT ADC MIXER SOURCE CONTROL REGISTER | 0.00 | | | D. J. L. N. DADOLANGO | | |----------|-------------|---------|-------------------------------|--| | Offset:0 | Offset:0x0D | | Register Name: RADCMIXSC | | | Bit | R/W | Default | Description | | | 7 | R/W | 0x0 | | | | | | | RADCMIXMUTE | | | | | | Right ADC Mixer Mute Control: | | | | R/W | R/W 0x0 | 0: Mute; 1:On | | | | | | Bit 6: MIC1 Boost stage | | | 6:0 | | | Bit 5: MIC2 Boost stage | | | 0.0 | | | Bit 4: PHONEP-PHONEN | | | | | | Bit 3: PHONEP | | | | | | Bit 2: LINEINR | | | | | | Bit 1: Right output mixer | | | | | | Bit 0: Left output mixer | | ### **RESERVED REGISTER** | Offset:0x0E | | | Register Name: Reserved Register | | | |-------------|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | R/W | Default | Description | | | | 7:0 | R/W | 0x0 | PA_ANTI_POP_CTRL, (slopelengthsel) PA Anti-pop time Control 000: 131ms; 001: 262ms; 010: 393ms; 011: 524ms; 100: 655ms; 101: 786ms; 110: 786ms; 111: 1048ms; | | | ### **ADC ANALOG PART ENABLE REGISTER** | Offset:0x0F | Register Name: ADC_AP_EN | | |-------------|--------------------------|---| | | | 1 | | Bit | R/W | Default | Description | | |-----|-----|---------|-----------------------------------------------|--| | 7 | | | ADCREN | | | | R/W | 0x0 | ADC Right Channel Enable | | | | | | 0-Disable; 1-Enable | | | 6 | R/W | 0x0 | ADCLEN | | | | | | ADC Left Channel Enable | | | | | | 0-Disable; 1-Enable | | | 5:3 | R/W | 0x0 | 1 | | | 2:0 | R/W | 0x3 | ADCG | | | | | | ADC Input Gain Control | | | | | | From -4.5dB to 6dB, 1.5dB/step default is 0dB | | # ADDA ANALOG PERFORMANCE TURNING 2 REGISTER | Offset:0x12 | | | Register Name: ADDA_APT2 | | | | |-------------|-----|---------|--------------------------------------------------------------------------------------------|--|--|--| | Bit | R/W | Default | Description | | | | | 7 | R/W | 0x0 | function enable for master volume change at zero cross over 0: disable; 1: enable | | | | | 6 | R/W | 0x1 | D: 32ms; 1: 64ms | | | | | 5:4 | R/W | 0x0 | PTDBS HPCOM protect de-bounce time setting 00: 2-3ms; 01: 4-6ms; 10: 8-12ms; 11: 16-24ms | | | | | 3 | R/W | 0x0 | PA_SLOPE_SELECT PA slope select cosine or ramp 0: select cosine 1: select ramp | | | | | 2:0 | R/W | 0x2 | USB_BIAS_CUR. USB bias current tuning | | | | | Trom 23uA to 30uA, Default is 23uA | | | From 23uA to 30uA, Default is 25uA | | |------------------------------------|--|--|------------------------------------|--| |------------------------------------|--|--|------------------------------------|--| # **BIAS CALIBRATION DATA REGISTER** | Offset:0x17 | | | Register Name: BIASCALI | | |-------------|-----|---------|-----------------------------|--| | Bit | R/W | Default | Description | | | 7:0 | R | 0x20 | BIASCALI | | | | | 5,120 | Bias Calibration Data, 6bit | | # **BIAS REGISTER SETTING DATA REGISTER** | Offset:0x18 | | | Register Name: BIASVERIFY | |-------------|-----|----------|----------------------------------| | Bit | R/W | Default | Description | | 7:0 | R/W | R/W 0x20 | BIASVERIFY | | 7.0 | | | Bias Register Setting Data, 6bit | # **3.18 LRADC** # 3.18.1 Overview The A23 supports a 6-bit LRADC for key application. #### It features: - Supports APB 32-bits bus width - Support interrupt - Support Hold Key and General Key - Support single key and continue key mode - Support 6-bit resolution - Support voltage input range between 0 to 2V - Support sample rate up to 250Hz ### 3.18.2 Principles of Operation #### **BLOCK DIAGRAM** The LRADC converted data can be accessed by interrupt and polling method. If software can't access the last converted data instantly, the new converted data would update the old one at new sampling data. #### HOLD KEY AND GENERAL KEY FUNCTION When ADC\_IN Signal change from ADC\_REF to 2/3 ADC\_REF (Level A), the comparator 24 send first interrupt to control logic; When ADC\_IN Signal change from 2/3 ADC\_REF to certain level (Program can set), the comparator 25 give second interrupt. If the control Logic get the first interrupt, In a certain time range (program can set), doesn't get second interrupt, it will send hold key interrupt to the host; If the control Logic get the first interrupt, In a certain time range (program can set), get second interrupt, it will send key down interrupt to the host; If the control logic only get the second interrupt, doesn't get the first interrupt, it will send already hold interrupt to the host. # 3.18.3 LRADC Register List | Module Name | Base Address | ė. | |-------------|--------------|----| | LRADC | 0x01C22800 | | | Register Name | Offset | Description | |---------------|--------|----------------------------------| | LRADC_CTRL | 0x00 | LRADC Control Register | | LRADC_INTC | 0x04 | LRADC Interrupt Control Register | | LRADC_INTS | 0x08 | LRADC Interrupt Status Register | | LRADC_DATA | 0x0c | LRADC Data Register | # 3.18.4 LRADC Register Description ### **LRADC CONTROL REGISTER** | Offset: 0x00w | | | Register Name: LRADC_CTRL | |---------------|----------------|-----------------|-------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31: 24 | R/W | 0x1 | FIRST_CONCERT_DLY. | | | | | ADC First Convert Delay setting, ADC conversion is delayed by n samples | | 23:22 | R/W | 0x0 | Reserved to 0 | | 21:20 | / | / | 1 | | 19:16 | R/W | 0x0 | CONTINUE_TIME_SELECT. | | | | | Continue Mode time select, one of 8*(N+1) sample as a | | | | | valuable sample data | | 15:14 | / | / | | | 13:12 | R/W | 0x0 | KEY_MODE_SELECT. | | | | | Key Mode Select: | | | | | 00: Normal Mode | | | | | 01: Single Mode | | | | | 10: Continue Mode | | 11:8 | R/W | 0x1 | LEVELA_B_CNT. | | | | | Level A to Level B time threshold select, judge ADC convert | | | | | value in level A to level B in n+1 samples | | 7 | 1 | 1 | / | | 6 | R/W | 0x1 | LRADC_HOLD_EN. | | | | | LRADC Sample hold Enable | | | | | 0: Disable | | | | | 1: Enable | |------|-----|-----|-------------------------------------------------------------------| | 5: 4 | R/W | 0x2 | LEVELB_VOL. | | | | | Level B Corresponding Data Value setting (the real voltage value) | | | | | 00: 0x3C (~1.9v) | | | | | 01: 0x39 (~1.8v) | | | | | 10: 0x36 (~1.7v) | | | | | 11: 0x33 (~1.6v) | | 3: 2 | R/W | 0x2 | LRADC_SAMPLE_RATE. | | | | | LRADC Sample Rate | | | | | 00: 250 Hz | | | | | 01: 125 Hz | | | | | 10: 62.5 Hz | | | | | 11: 32.25 Hz | | 1 | / | / | 1 | | 0 | R/W | 0x0 | LRADC_EN. | | | | | LRADC enable | | | | | 0: Disable | | | | | 1: Enable | ### LRADC INTERRUPT CONTROL REGISTER | Offse | et: 0x04 | | Register Name: LRADC_INTC | |----------|----------------|-----------------|-------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:<br>5 | / | / | | | 4 | R/W | 0x0 | ADCO_KEYUP_IRQ_EN. ADC 0 Key Up IRQ Enable 0: Disable 1: Enable | | 3 | R/W | 0x0 | ADCO_ALRDY_HOLD_IRQ_EN. ADC 0 Already Hold IRQ Enable 0: Disable 1: Enable | | 2 | R/W | 0x0 | ADCO_HOLD_IRQ_EN. ADC 0 Hold Key IRQ Enable 0: Disable 1: Enable | | 1 | R/W | 0x0 | ADCO_KEYDOWN_EN ADC 0 Key Down Enable 0: Disable 1: Enable | | 0 | R/W | 0x0 | ADCO_DATA_IRQ_EN. ADC 0 Data IRQ Enable 0: Disable 1: Enable | # **LRADC INTERRUPT STATUS REGISTER** | Offse | Offset: 0x08 | | Register Name: LRADC_INT | | |----------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | | 31:<br>5 | / | / | | | | 4 | R/W | 0x0 | ADCO_KEYUP_PENDING. ADC 0 Key up pending Bit When general key pull up, it the corresponding interrupt is enabled. 0: No IRQ 1: IRQ Pending Note: Writing 1 to the bit will clear it and its corresponding interrupt if the interrupt is enable | | | 3 | R/W | 0x0 | ADCO_ALRDY_HOLD_PENDING. ADC 0 Already Hold Pending Bit When hold key pull down and pull the general key down, if the corresponding interrupt is enabled. 0: No IRQ 1: IRQ Pending Notes: Writing 1 to the bit will clear it and its corresponding interrupt if the interrupt is enable | | | 2 | R/W | 0x0 | ADCO_HOLDKEY_PENDING. ADC 0 Hold Key pending Bit When Hold key pull down, the status bit is set and the interrupt line is set if the corresponding interrupt is enabled. 0: NO IRQ 1: IRQ Pending Note: Writing 1 to the bit will clear it and its corresponding interrupt if the interrupt is enable. | | | 1 | R/W | 0x0 | ADCO_KEYDOWN_PENDING. | | | | | | ADC 0 Key Down IRQ Pending Bit | |---|-----|-----|----------------------------------------------------------------------------------------------------------------------------| | | | | When General key pull down, the status bit is set and the interrupt line is set if the corresponding interrupt is enabled. | | | | | 0: No IRQ | | | | | 1: IRQ Pending | | | | | Note: Writing 1 to the bit will clear it and its corresponding | | | | | interrupt if the interrupt is enable. | | 0 | R/W | 0x0 | ADCO_DATA_PENDING. | | | | | ADC 0 Data IRQ Pending Bit | | | | | 0: No IRQ | | | | | 1: IRQ Pending | | | | | Note: Writing 1 to the bit will clear it and its corresponding | | | | | interrupt if the interrupt is enable. | # **LRADC DATA REGISTER** | Offse | Offset: 0x0c | | Register Name: LRADC_DATA | |-------|---------------------|-----|---------------------------| | Bit | Read/Writ Default/H | | Description | | | е | ex | | | 31: | / | / | 1 | | 6 | | | | | 5:0 | R | 0x0 | LRADC_DATA. | | | | | LRADC Data | # 3.19 Thermal Sensor Controller # 3.19.1 Overview The A23 supports thermal sensor controller to monitor the chip temperature. #### It features: - Low power consumption - Median and averaging filter to reduce noise ### 3.19.2 Clock Tree and ADC Conversion Time #### **CLOCK TREE** **ADC Clock Tree** ### A/D CONVERSION TIME When the clock source is 24MHz and the prescaler value M\*N is 6, total 12-bit conversion time is as follows. CLK IN = 24MHz/6 = 4MHz Conversion Time = 1/(4MHz/14Cycles) =3.50us If ADC acquire time divider is 5, then TACQ =1/(4MHz/6) = 1.50us FS\_TIME (configured by the FS\_DIV register) bases on the summation of Conversion Time and TACQ. The FS\_TIME must be greater or equal than (TACQ + Conversion Time) FS\_TIME >= TACQ + Conversion Time=5.0us This A/D converter was designed to operate at maximum 24MHz clock, and the conversion rate can go up to 1 MSPS. ### 3.19.3 Thermal Measurement $T = (V_{AL} - 1669)/6.25$ Celsius degree The V<sub>AL</sub> should read from thermal value register. # **3.19.4** Thermal Sensor Controller Register List | Module Name | Base Address | |-------------|--------------| | THS | 0x01C25000 | | Register Name | Offset | Description | |------------------|--------|-----------------------| | THS_CTRL0 | 0x00 | THS Control Register0 | | THS_CTRL1 | 0x04 | THS Control Register1 | | THS_DATA_PENDING | 0x14 | THS Data Status | | THSPER | 0x18 | THS Period Register | | THSATA | 0x20 | THS Data Register | # **3.19.5** Thermal Sensor Controller Register Description ### THS CONTROL REGISTER 0 | Offse | t: 0x00 | | Register Name: THS_CTRL0 | |-------|---------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/ | Default | Description | | | Write | /Hex | | | 31:24 | R/W | 0xF | DATA_FIRST_DLY. DATA First Convert Delay Time(T_FCDT)setting Based on Data First Convert Delay Mode select (Bit 23) T_FCDT = DATA_FIRST_DLY * DATA_FIRST_DLY_MODE | | 23 | R/W | 0x1 | DATA_FIRST_DLY_MODE. | | | | | DATA First Convert Delay Mode Select | | | | | 0: CLK_IN/16 | | | | | 1: CLK_IN/16*256 | | 22 | / | / | | | 21:20 | R/W | 0x0 | DATA_CLK_DIVIDER. | | | | | DATA Clock Divider(CLK_IN) | | | | | 00: CLK/2 | | | | | 01: CLK/3 | | | | | 10: CLK/6 | | | | | 11: CLK/1 | | 19:16 | R/W | 0x0 | FS_DIV. | | | | | DATA Sample Frequency Divider | | | | | 0000: CLK_IN/2 <sup>(20-n)</sup> | | | | \ | 0001: CLK_IN/2 <sup>(20-n)</sup> | | | | | 0010: CLK_IN/2 <sup>(20-n)</sup> | | | | | | | | | | 1111 CHK IN/22 | | | | | 1111: CLK_IN/32 | | 15:0 | R/W | 0x0 | TACQ. | |------|-----|-----|-------------------| | | | | DATA acquire time | | | | | CLK_IN/(16*(N+1)) | ### THS CONTROL REGISTER 1 | Offse | t: 0x04 | | Register Name: THS_CTRL1 | | | |-------|---------|---------|-------------------------------------|--|--| | Bit | Read/ | Default | Description | | | | | Write | /Hex | | | | | 31:9 | / | / | / | | | | 8 | R/W | 0x1 | CHOP_TEMP_EN | | | | | | | Chop temperature calibration enable | | | | | | | 0: Disable | | | | | | | 1: Enable | | | | 7:6 | / | / | 1 | | | | 5 | R/W | 0x0 | DATA_EN. | | | | | | | DATA Function Enable | | | | | | | 0: Disable | | | | | | | 1: Enable | | | | 4:0 | R/W | 0x1 | | | | # THS DATA STATUS REGISTER | Offset: 0 | )x14 | | Register Name: DATA_FIFOS | |-----------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31:19 | / | 1 | | | 18 | R/W | 0x0 | THS_DATA_PENDING. Thermal sensor data pending 0: No Pending 1: Thermal sensor data Pending Write '1' to clear this interrupt or automatic clear if data pending condition fails | | 17:1 | / | / | | # THS PERIOD REGISTER | Offset: 0x18 | | | Register Name: THS_TPR | |--------------|----------------|-----------------|------------------------| | Bit | Read/<br>Write | Default<br>/Hex | Description | | 31:16 | / | / | | | 16 | R/W | 0x0 | THS_EN. | | | | | Thermal sensor enable | | 15:0 | R/W | 0x0 | THS_PER. | | | | | Thermal sensor Period | | | | | 4096*(1/clk_in) | ### THS DATA REGISTER | Offset: 0x20 | | | Register Name: THS_DATA | | |--------------|----------------|-----------------|-----------------------------------|--| | Bit | Read/<br>Write | Default<br>/Hex | Description Default: 0x0000_0000 | | | 31:12 | / | / | 1 | | | 11:0 | R | 0x0 | THS_DATA Thermal sensor data | | # 3.20 Security System ## 3.21 Port Controller #### 3.21.1 Port Description The chip has 8 ports for multi-functional input/out pins. They are shown below: - Port A(PA): 8 input/output port - Port B(PB): 8 input/output port - Port C(PC): 19 input/output port - Port D(PD): 28 input/output port - Port E(PE): 18 input/output port - Port F(PF) : 6 input/output port - Port G(PG): 14 input/output port - Port H(PH): 10 input/output port - Port L(PL): 12 input/output port For various system configurations, these ports can be easily configured by software. All these ports can be configured as GPIO if multiplexed functions are not used. The external PIO interrupt sources are supported and interrupt mode can be configured by software. ## 3.21.2 Port Register List | Module Name | Base Address | | |-------------|--------------|----------| | PIO | 0x01C20800 | <b>\</b> | | Register Name | Offset | Description | |---------------|-------------------|-------------------------------------------------| | Pn_CFG0 | n*0x24+0x00 | Port n Configure Register 0 (n from 0 to 6) | | Pn_CFG1 | n*0x24+0x04 | Port n Configure Register 1 (n from 0 to 6) | | Pn_CFG2 | n*0x24+0x08 | Port n Configure Register 2 (n from 0 to 6) | | Pn_CFG3 | n*0x24+0x0C | Port n Configure Register 3 (n from 0 to 6) | | Pn_DAT | n*0x24+0x10 | Port n Data Register (n from 0 to 6) | | Pn_DRV0 | n*0x24+0x14 | Port n Multi-Driving Register 0 (n from 0 to 6) | | Pn_DRV1 | n*0x24+0x18 | Port n Multi-Driving Register 1 (n from 0 to 6) | | Pn_PUL0 | n*0x24+0x1C | Port n Pull Register 0 (n from 0 to 6) | | Pn_PUL1 | n*0x24+0x20 | Port n Pull Register 1 (n from 0 to 6) | | Pn_INT_CFG0 | 0x200+n*0x20+0x00 | PIO Interrrupt Configure Register 0 | | Pn _INT_CFG1 | 0x200+n*0x20+0x04 | PIO Interrrupt Configure Register 1 | | Pn _INT_CFG2 | 0x200+n*0x20+0x08 | PIO Interrrupt Configure Register 2 | | Pn _INT_CFG3 | 0x200+n*0x20+0x0C | PIO Interrrupt Configure Register 3 | | Pn _INT_CTL | 0x200+n*0x20+0x10 | PIO Interrupt Control Register | | Pn _INT_STA | 0x200+n*0x20+0x14 | PIO Interrupt Status Register | | Pn _INT_DEB | 0x200+n*0x20+0x18 | PIO Interrupt Debounce Register | ## 3.21.3 Port Register Description | | | | Register Name: PA_CFG0 | <u> </u> | | |-----------|--------------|---------|----------------------------|-----------------|--| | Offset: 0 | Offset: 0x00 | | Default Value: 0x7777_7777 | | | | Bit | Read/Write | Default | Description | | | | 31 | / | / | / | | | | | | | PA7_SELECT | | | | | | | 000: Input | 001: Output | | | | | | 010: UART4_CTS | 011: Reserved | | | | | | 100: PA_EINT7 | 101: Reserved | | | 30:28 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | | 27 | / | / | Reserved | | | | | | | PA6_SELECT | | | | | | | 000: Input | 001: Output | | | | | | 010: UART4_RTS | 011: Reserved | | | | | | 100: PA_EINT6 | 101: Reserved | | | 26:24 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | | 23 | / | / | | | | | | | Á | PA5_SELECT | | | | | | | 000: Input | 001: Output | | | | | | 010: UART4_RX | 011: Reserved | | | | | | 100: PA_EINT5 | 101: Reserved | | | 22:20 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | | 19 | 1 | 1 | / | | | | | | | PA4_SELECT | | | | | | | 000: Input | 001: Output | | | 18:16 | R/W | 0x7 | 010: UART4_TX | 011: Reserved | | | | | | 100: PA_EINT4 | 101: Reserved | |-------|-----|-----|----------------|-----------------| | | | | 110: Reserved | 111: IO Disable | | 15 | / | / | / | | | | | | PA3_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: SPI1_MISO | 011: JTAG_DI0 | | | | | 100: PA_EINT3 | 101: Reserved | | 14:12 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | | | | | TII. IO Disable | | 11 | / | / | / | | | | | | PA2_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: SPI1_MOSI | 011: JTAG_DO0 | | | | | 100: PA_EINT2 | 101: Reserved | | 10:8 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 7 | / | / | 1 | | | | | | PA1_SELECT | Y | | | | | 000: Input | 001: Output | | | | | 010: SPI1_CLK | 011: JTAG_CK0 | | | | | 100: PA_EINT1 | 101: Reserved | | 6:4 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 3 | / | 1 | Reserved | | | | | | PA0_SELECT | | | | 4 | | 000: Input | 001: Output | | | | | 010: SPI1_CS | 011: JTAG_MS0 | | | | | 100: PA_EINTO | 101: Reserved | | 2:0 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | Offset: 0x04 | Register Name: PA_CFG1 | | |--------------|------------------------|---| | | | ı | | | | | Default Value: 0x0000_0000 | |------|------------|---------|----------------------------| | Bit | Read/Write | Default | Description | | 31:0 | / | / | / | | | | | Register Name: PA_CFG2 | | |--------------|------------|---------|----------------------------|---------------------------------------| | Offset: 0x08 | | | Default Value: 0x0000_0000 | | | Bit | Read/Write | Default | Description | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | 31:0 | / | / | / | | #### **PA CONFIGURE REGISTER 3** | | | | Register Name: PA_CFG3 | |--------------|------------|---------|----------------------------| | Offset: 0x0C | | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:0 | / | / | | #### **PA DATA REGISTER** | | | | Register Name: PA_DAT | |---------|------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset: | 0x10 | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:8 | / | 1 | 1 | | 7:0 | R/W | 0 | PA_DAT If the port is configured as input, the corresponding bit is the pin state. If the port is configured as output, the pin state is the same as the corresponding bit. The read bit value is the value setup by software. If the port is configured as functional pin, the undefined value will be read. | #### PA MULTI-DRIVING REGISTER 0 | Offset: 0x14 | Register Name: PA_DRV0 | |--------------|------------------------| | | | | | | Default Value: 0x0000_5555 | 5 | | | |----------|------------|----------------------------|-------------------------------|-------------|--| | Bit | Read/Write | Defaul<br>t | Description | | | | 31:16 | / | / | / | | | | | | | PA_DRV | | | | [2i+1:2i | | | PA[n] Multi-Driving Select (r | n = 0~7) | | | ] | | | 00: Level 0 | 01: Level 1 | | | (i=0~7) | R/W | 0x1 | 10: Level 2 | 11: Level 3 | | #### PA MULTI-DRIVING REGISTER 1 | | | | Register Name: PA_DRV1 | |--------------|------------|--------|----------------------------| | Offset: 0x18 | | | Default Value: 0x0000_0000 | | | | Defaul | | | Bit | Read/Write | t | Description | | 31:0 | / | / | | #### **PA PULL REGISTER 0** | | | Register Name: PA_PULL0 | | | |---------------|--------------|-------------------------|---------------------------------------------------------------|--------------| | Offset: 0x | Offset: 0x1C | | Default Value: 0x0000_0000 | | | Bit | Read/Write | Defaul<br>t | Description | | | 31:16 | / | 1 | 1 | | | [2i+1:2i<br>] | DAM | 0.0 | PA_PULL PA[n] Pull-up/down Select (i 00: Pull-up/down disable | 01: Pull-up | | (i=0~7) | R/W | 0x0 | 10: Pull-down | 11: Reserved | ## PA PULL REGISTER 1 | | Register Name: PA_PULL1 | |--------------|----------------------------| | Offset: 0x20 | Default Value: 0x0000_0000 | | Bit | Read/Write | Defaul<br>t | Description | |------|------------|-------------|-------------| | 31:0 | / | / | / | | | | | Register Name: PB_CFG0 | | |---------|------------|---------|----------------------------|-----------------| | Offset: | 0x24 | | Default Value: 0x7777_7777 | | | Bit | Read/Write | Default | Description | | | 31 | / | / | / | | | | | | PB7_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: PCM0_DIN | 011: Reserved | | | | | 100: PB_EINT7 | 101: Reserved | | 30:28 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 27 | / | / | 1 | | | | | | PB6_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: PCM0_DOUT | 011: Reserved | | | | | 100: PB_EINT6 | 101: Reserved | | 26:24 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 23 | / | 1 | 1 | | | | | | PB5_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: PCM0_CLK | 011: Reserved | | | | | 100: PB_EINT5 | 101: Reserved | | 22:20 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 19 | / | / | / | | | | | | PB4_SELECT | | | 18:16 | R/W | 0x7 | 000: Input | 001: Output | | | • | • | | | | | | | 010: PCM0_SYNC | 011: Reserved | |-------|-----|-----|----------------|-----------------| | | | | 100: PB_EINT4 | 101: Reserved | | | | | 110: Reserved | 111: IO Disable | | 15 | / | / | / | | | | | | PB3_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: UART2_CTS | 011: Reserved | | | | | 100: PB_EINT3 | 101: Reserved | | 14:12 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 11 | / | / | / | , y | | | | | PB2_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: UART2_RTS | 011: Reserved | | | | | 100: PB_EINT2 | 101: Reserved | | 10:8 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 7 | / | / | 1 | | | | | | PB1_SELECT | , | | | | | 000: Input | 001: Output | | | | | 010: UART2_RX | 011: Reserved | | | | | 100: PB_EINT1 | 101: Reserved | | 6:4 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 3 | / | / | | | | | | | PB0_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: UART2_TX | 011: Reserved | | | | | 100: PB_EINT0 | 101: Reserved | | 2:0 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | | | | | | | | | | Register Name: PB_CFG1 | | |--------------|------------|---------|----------------------------|--| | Offset: 0x28 | | | Default Value: 0x0000_0000 | | | Bit | Read/Write | Default | Description | | | 31:0 | / | / | 1 | | #### **PB CONFIGURE REGISTER 2** | | | | Register Name: PB_CFG2 | / V / | |-----------|------------|---------|----------------------------|----------| | Offset: 0 | 0x2C | | Default Value: 0x0000_0000 | | | Bit | Read/Write | Default | Description | <b>Y</b> | | 31:0 | / | / | / | | #### **PB CONFIGURE REGISTER 3** | | | | Register Name: PB_CFG3 | |-----------|------------|---------|----------------------------| | Offset: ( | 0x30 | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:0 | / | / | 1 | #### **PB DATA REGISTER** | Offset: ( | )x34 | ~ | Register Name: PB_DAT Default Value: 0x0000_0000 | |-----------|------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Write | Default | Description | | 31:8 | 1 | 1 | 1 | | 7:0 | R/W | 0 | PB_DAT If the port is configured as input, the corresponding bit is the pin state. If the port is configured as output, the pin state is the same as the corresponding bit. The read bit value is the value setup by software. If the port is configured as functional pin, the undefined value will be read. | #### **PB MULTI-DRIVING REGISTER 0** | | | | Register Name: PB_DRV0 | | |------------|--------------|--------|-------------------------------|-------------| | Offset: 0x | Offset: 0x38 | | Default Value: 0x0000_5555 | | | | | Defaul | | | | Bit | Read/Write | t | Description | | | 31:16 | / | / | Reserved | | | | | | PB_DRV | | | [2i+1:2i | | | PB[n] Multi-Driving Select (n | = 0~7) | | ] | | | 00: Level 0 | 01: Level 1 | | (i=0~7) | R/W | 0x1 | 10: Level 2 | 11: Level 3 | #### **PB MULTI-DRIVING REGISTER 1** | | | | Register Name: PB_DRV1 | |------------|------------|-------------|----------------------------| | Offset: 0x | «ЗC | | Default Value: 0x0000_0000 | | Bit | Read/Write | Defaul<br>t | Description | | 31:0 | / | / | | #### **PB PULL REGISTER 0** | | | | Register Name: PB_PULL0 | | |--------------|------------|-------------|-----------------------------------------------------------------|-------------------------| | Offset: 0x40 | | | Default Value: 0x0000_0000 | | | Bit | Read/Write | Defaul<br>t | Description | | | 31;16 | 1 | 1 | Reserved | | | [2i+1:2i | | | PB_PULL PB[n] Pull-up/down Select (r 00: Pull-up/down disable | n = 0~7)<br>01: Pull-up | | (i=0~7) | R/W | 0x0 | 10: Pull-down | 11: Reserved | #### **PB PULL REGISTER 1** | | | | Register Name: PB_PULL1 | | |--------------|------------|--------|----------------------------|---| | Offset: 0x44 | | | Default Value: 0x0000_0000 | | | | | Defaul | | | | Bit | Read/Write | t | Description | , | | 31:0 | / | / | / | | | | | | Register Name: PC_CFG0 | | | |--------------|------------|---------|----------------------------|-----------------|--| | Offset: 0x48 | | | Default Value: 0x7777_7777 | | | | Bit | Read/Write | Default | Description | | | | 31 | / | / | 1 | 7 | | | | | | PC7_SELECT | | | | | | | 000: Input | 001: Output | | | | | | 010: NAND_RB1 | 011: Reserved | | | | | | 100: Reserved | 101: Reserved | | | 30:28 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | | 27 | / | / | 1 | | | | | | | PC6_SELECT | | | | | | | 000: Input | 001: Output | | | | | | 010: NAND_RB0 | 011: SDC2_CMD | | | | | | 100: Reserved | 101: Reserved | | | 26:24 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | | 23 | 1 | 1 | <b>Y</b> | | | | | | | PC5_SELECT | | | | | | | 000: Input | 001: Output | | | | | | 010: NAND_RE | 011: SDC2_CLK | | | | | | 100: Reserved | 101: Reserved | | | 22:20 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | | 19 | / | / | / | | |-------|-----|-----|---------------|-----------------| | | | | PC4_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: NAND_CE0 | 011: Reserved | | | | | 100: Reserved | 101: Reserved | | 18:16 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 15 | / | / | 1 | | | | | | PC3_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: NAND_CE1 | 011: SPIO_CS | | | | | 100: Reserved | 101: Reserved | | 14:12 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 11 | / | / | 1 | | | | | | PC2_SELECT | <b>V</b> | | | | | 000: Input | 001: Output | | | | | 010: NAND_CLE | 011: SPI0_CLK | | | | | 100: Reserved | 101: Reserved | | 10:8 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 7 | / | / | 1 | | | | | | PC1_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: NAND_ALE | 011: SPIO_MISO | | | / | | 100: Reserved | 101: Reserved | | 6:4 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 3 | 1 | / | / | | | | | | PC0_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: NAND_WE | 011: SPIO_MOSI | | 2:0 | R/W | 0x7 | 100: Reserved | 101: Reserved | | 110: Reserved | 111: IO Disable | | |---------------|-----------------|--| | | | | | | | | Register Name: PC_CFG1 | | |--------------|------------|---------|----------------------------|---------------------------------------| | Offset: 0x4C | | | Default Value: 0x7777_7777 | | | Bit | Read/Write | Default | Description | | | 31 | / | / | / | | | | | | PC15_SELECT | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | | | | 000: Input | 001: Output | | | | | 010: NAND_DQ7 | 011: SDC2_D7 | | | | | 100: Reserved | 101: Reserved | | 30:28 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 27 | / | / | 1 | | | | | | PC14_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: NAND_DQ6 | 011: SDC2_D6 | | | | | 100: Reserved | 101: Reserved | | 26:24 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 23 | / | / | 1 | | | | | | PC13_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: NAND_DQ5 | 011: SDC2_D5 | | | | | 100: Reserved | 101: Reserved | | 22:20 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 19 | 1 | / | / | | | | | | PC12_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: NAND_DQ4 | 011: SDC2_D4 | | 18:16 | R/W | 0x7 | 100: Reserved | 101: Reserved | | | | | 110: Reserved | 111: IO Disable | |-------|-----|-----|---------------|-----------------| | 15 | / | / | 1 | | | | | | PC11_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: NAND_DQ3 | 011: SDC2_D3 | | | | | 100: Reserved | 101: Reserved | | 14:12 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 11 | / | / | / | 4 Y 7 | | | | | PC10_SELECT | , y | | | | | 000: Input | 001: Output | | | | | 010: NAND_DQ2 | 011: SDC2_D2 | | | | | 100: Reserved | 101: Reserved | | 10:8 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 7 | / | / | 1 | <b>Y</b> | | | | | PC9_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: NAND_DQ1 | 011: SDC2_D1 | | | | | 100: Reserved | 101: Reserved | | 6:4 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 3 | / | 1 | | | | | | A | PC8_SELECT | | | | | | 000: Input | 001: Output | | | / | | 010: NAND_DQ0 | 011: SDC2_D0 | | | | | 100: Reserved | 101: Reserved | | 2:0 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | | Register Name: PC_CFG2 | |--------------|----------------------------| | Offset: 0x50 | Default Value: 0x0000_0777 | | Bit | Read/Write | Default | Description | | |-------|------------|---------|---------------|-----------------| | 31:11 | / | / | / | | | | | | PC18_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: NAND_CE3 | 011: Reserved | | | | | 100: Reserved | 101: Reserved | | 10:8 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 7 | / | / | / | / V | | | | | PC17_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: NAND_CE2 | 011: Reserved | | | | | 100: Reserved | 101: Reserved | | 6:4 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 3 | / | / | / | | | | | | PC16_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: NAND_DQS | 011: SDC2_RST | | | | | 100: Reserved | 101: Reserved | | 2:0 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | | | | Register Name: PC_CFG3 | |--------------|------------|---------|----------------------------| | Offset: 0x54 | | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:0 | 1 | 1 | / | ## PC DATA REGISTER | | Register Name: PC_DAT | |--------------|----------------------------| | Offset: 0x58 | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | |-------|------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:19 | / | / | / | | 18:0 | R/W | 0 | PC_DAT If the port is configured as input, the corresponding bit is the pin state. If the port is configured as output, the pin state is the same as the corresponding bit. The read bit value is the value setup by software. If the port is configured as functional pin, the undefined value will be read. | #### PC MULTI-DRIVING REGISTER 0 | | | | Register Name: PC_DRV0 | | |---------------|------------|--------|----------------------------|-------------| | Offset: 0x5C | | | Default Value: 0x5555_5555 | | | | | Defaul | | | | Bit | Read/Write | t | Description | | | | | | PC_DRV | | | [2i+1:2i<br>] | | | PC[n] Multi-Driving_SELECT | (n = 0~15) | | (i=0~15 | | | 00: Level 0 | 01: Level 1 | | ) | R/W | 0x1 | 10: Level 2 | 11: Level 3 | ## PC MULTI-DRIVING REGISTER 1 | | | | Register Name: PC_DRV1 | | |--------------|------------|----------------------------|-------------------------------|-------------| | Offset: 0x60 | | Default Value: 0x0000_0015 | | | | | | Defaul | | | | Bit | Read/Write | t | Description | | | 31:6 | 1 | 1 | 1 | | | | | | PC_DRV | | | [2i+1:2i | | | PC[n] Multi-Driving Select (n | = 16~18) | | ] | | | 00: Level 0 | 01: Level 1 | | (i=0~2) | R/W | 0x1 | 10: Level 2 | 11: Level 3 | #### **PC PULL REGISTER 0** | | | | Register Name: PC_PULL0 | | |---------------|-----------|-----------|------------------------------|--------------| | Offset: 0x | x64 | | Default Value: 0x0000_5140 | | | | Read/Writ | | | | | Bit | е | Default | Description | | | | | | PC_PULL | | | [2i+1:2i<br>] | | | PC[n] Pull-up/down Select (ı | n = 0~15) | | (i=0~15 | | 0x0000514 | 00: Pull-up/down disable | 01: Pull-up | | ) | R/W | 0 | 10: Pull-down | 11: Reserved | #### **PC PULL REGISTER 1** | Offset: 0x68 Default Value: 0x0000_0014 Bit Read/Writ e Default 31:6 / / PC_PULL PC[n] Pull-up/down Select (n = 16~18) 00: Pull-up/down disable 00: Pull-up/down disable 01: Pull-up | | | | Register Name: PC_PULL1 | 7 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----|---------|----------------------------------------------------------|--------------| | Bit e Default Description 31:6 / / PC_PULL PC_PULL PC[n] Pull-up/down Select (n = 16~18) 00: Pull-up/down disable 01: Pull-up | Offset: 0x68 | | | Default Value: 0x0000_0014 | | | PC_PULL PC[n] Pull-up/down Select (n = 16~18) 0x0000001 PC_PULL PC[n] Pull-up/down disable 01: Pull-up | Bit | - | Default | Description | <del>\</del> | | [2i+1:2 i] PC[n] Pull-up/down Select (n = 16~18) 0x0000001 00: Pull-up/down disable 01: Pull-up | 31:6 | / | / | 1 | / | | (i=0~2) R/W 4 10: Pull-down 11: Reserved | i] | R/W | | PC[n] Pull-up/down Select (r<br>00: Pull-up/down disable | 01: Pull-up | | | | 4 | Register Name: PD_CFG0 | | |--------------|------------|---------|----------------------------|--------------| | Offset: 0x6C | | | Default Value: 0x7777_7777 | | | Bit | Read/Write | Default | Description | | | 31 | 1 | 1 | / | | | | | | PD7_SELECT | | | | | | 000: Input | 001: Output | | 30:28 | R/W | 0x7 | 010: LCD_D7 | 011: SDC1_D3 | | | | | 100: Reserved | 101: Reserved | |-------|-----|-----|---------------|-----------------| | | | | 110: Reserved | 111: IO Disable | | 27 | / | / | Reserved | | | | | | PD6_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: LCD_D6 | 011: SDC1_D2 | | | | | 100: Reserved | 101: Reserved | | 26:24 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 23 | / | / | / | A Y | | | | | PD5_SELECT | <b>X</b> | | | | | 000: Input | 001: Output | | | | | 010: LCD_D5 | 011: SDC1_D1 | | | | | 100: Reserved | 101: Reserved | | 22:20 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 19 | / | / | 1 | <b>)</b> | | | | | PD4_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: LCD_D4 | 011: SDC1_D0 | | | | | 100: Reserved | 101: Reserved | | 18:16 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 15 | / | 1 | 1 | | | | | | PD3_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: LCD_D3 | 011: SD1_CMD | | | | | 100: Reserved | 101: Reserved | | 14:12 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 11 | 1 | / | 1 | | | | | | PD2_SELECT | | | 10:8 | R/W | 0x7 | 000: Input | 001: Output | | | | | 010: LCD_D2 | 011: SDC1_CLK | |-----|-----|-----|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | 100: Reserved | 101: Reserved | | | | | 110: Reserved | 111: IO Disable | | 7 | / | / | / | | | | | | PD1_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: LCD_D1 | 011: Reserved | | | | | 100: Reserved | 101: Reserved | | 6:4 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 3 | / | / | / | The state of s | | | | | PD0_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: LCD_D0 | 011: Reserved | | | | | 100: Reserved | 101: Reserved | | 2:0 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | | 1 | 1 | | | | | | | Register Name: PD_CFG1 | | |-----------|----------------------------|---------|------------------------|-----------------| | Offset: 0 | Default Value: 0x7777_7777 | | | 7 | | Bit | Read/Write | Default | Description | | | 31 | / | 1 | 1 | | | | | | PD15_SELECT | | | | / | | 000: Input | 001: Output | | | | | 010: LCD_D15 | 011: PCM1_CLK | | | | | 100: Reserved | 101: Reserved | | 30:28 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 27 | / | / | / | | | | | | PD14_SELECT | | | 26:24 | R/W | 0x7 | 000: Input | 001: Output | | - | | | | | |-------|-----|-----|---------------|-----------------| | | | | 010: LCD_D14 | 011: PCM1_SYNC | | | | | 100: Reserved | 101: Reserved | | | | | 110: Reserved | 111: IO Disable | | 23 | / | / | / | | | | | | PD13_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: LCD_D13 | 011: UART1_CTS | | | | | 100: Reserved | 101: Reserved | | 22:20 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 19 | / | / | / | | | | | | PD12_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: LCD_D12 | 011: UART1_RTS | | | | | 100: Reserved | 101: Reserved | | 18:16 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 15 | / | / | 1 | | | | | | PD11_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: LCD_D11 | 011: UART1_RX | | | | | 100: Reserved | 101: Reserved | | 14:12 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 11 | / | 1 | 1 | | | | / | | PD10_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: LCD_D10 | 011: UART1_TX | | | | | 100: Reserved | 101: Reserved | | 10:8 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 7 | 1 | / | / | | | 6:4 | R/W | 0x7 | PD9_SELECT | | | | 1 | 1 | | | | | | | 000: Input | 001: Output | |-----|-----|-----|---------------|-----------------| | | | | 010: LCD_D9 | 011: UART3_RX | | | | | 100: Reserved | 101: Reserved | | | | | 110: Reserved | 111: IO Disable | | 3 | / | / | / | | | | | | PD8_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: LCD_D8 | 011: UART3_TX | | | | | 100: Reserved | 101: Reserved | | 2:0 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | | | | Register Name: PD_CFG2 | | |--------------|------------|----------------------------|------------------------|-----------------| | Offset: 0x74 | | Default Value: 0x7777_7777 | | | | Bit | Read/Write | Default | Description | | | 31 | / | / | 1 | Y | | | | | PD23_SELECT | - | | | | | 000: Input | 001: Output | | | | | 010: LCD_D23 | 011: LVDS_VN2 | | | | | 100: Reserved | 101: Reserved | | 30:28 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 27 | / | 1 | 1 | | | | | | PD22_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: LCD_D22 | 011: LVDS_VP2 | | | | | 100: Reserved | 101: Reserved | | 26:24 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 23 | | / | / | | | 22:20 | R/W | 0x7 | PD21_SELECT | | | | | | 000: Input | 001: Output | |-------|-----|-----|---------------|-----------------| | | | | 010: LCD_D21 | 011: LVDS_VN1 | | | | | 100: Reserved | 101: Reserved | | | | | 110: Reserved | 111: IO Disable | | 19 | / | / | / | | | | | | PD20_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: LCD_D20 | 011: LVDS_VP1 | | | | | 100: Reserved | 101: Reserved | | 18:16 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 15 | / | / | / | | | | | | PD19_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: LCD_D19 | 011: LVDS_VN0 | | | | | 100: Reserved | 101: Reserved | | 14:12 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 11 | / | / | 1 | , | | | | | PD18_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: LCD_D18 | 011: LVDS_VP0 | | | | | 100: Reserved | 101: Reserved | | 10:8 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 7 | 1 | 1 | 1 | | | | | | PD17_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: LCD_D17 | 011: PCM1_DIN | | | | | 100: Reserved | 101: Reserved | | 6:4 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 3 | / | / | / | | | | | | PD16_SELECT | | |-----|-----|-----|----------------|-----------------| | | | | 000: Input | 001: Output | | | | | 010: LCD_D16 0 | 011: PCM1_DOUT | | | | | 100: Reserved | 101: Reserved | | 2:0 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | | | Register Name: PD_CFG3 | | | |---------|------------|------------------------|---------------------------|-----------------| | Offset: | 0x78 | | Default Value: 0x0000_777 | 7 | | Bit | Read/Write | Default | Description | Y | | 31:16 | / | / | / | | | 15 | / | / | / | | | | | | PD27_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: LCD_ VSYNC | 011: LVDS_VN3 | | | | | 100: Reserved | 101: Reserved | | 14:12 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 11 | / | / | Reserved | | | | | | PD26_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: LCD_ HSYNC | 011: LVDS_VP3 | | | | | 100: Reserved | 101: Reserved | | 10:8 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 7 | 1 | 1 | 7 | | | | | | PD25_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: LCD_ DE | 011: LVDS_VNC | | | | | 100: Reserved | 101: Reserved | | 6:4 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 3 | / | / | / | | | |-----|-----|-----|---------------|-----------------|--| | | | | PD24_SELECT | | | | | | | 000: Input | 001: Output | | | | | | 010: LCD_CLK | 011: LVDS_VPC | | | | | | 100: Reserved | 101: Reserved | | | 2:0 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | #### **PD DATA REGISTER** | | | | Register Name: PD_DAT | |--------------|------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset: 0x7C | | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:28 | / | / | | | | | | PD_DAT If the port is configured as input, the corresponding bit is the pin state. If the port is configured as output, the pin state is the same as the corresponding bit. The read bit value is the value setup by software. If the port is configured as functional | | 27:0 | R/W | 0 | pin, the undefined value will be read. | ## PD MULTI-DRIVING REGISTER 0 | | | Register Name: PD_DRV0 | | | |---------------|--------------|------------------------|-------------------------------|-------------| | Offset: 0x | Offset: 0x80 | | Default Value: 0x5555_5555 | | | | | Defaul | | | | Bit | Read/Write | t | Description | | | | | | PD_DRV | | | [2i+1:2i<br>] | L:2i | | PD[n] Multi-Driving Select (n | n = 0~15) | | (i=0~15 | | | 00: Level 0 | 01: Level 1 | | ) | R/W | 0x1 | 10: Level 2 | 11: Level 3 | #### PD MULTI-DRIVING REGISTER 1 | | | | Register Name: PD_DRV1 | | |---------------|------------|--------|-------------------------------|-------------| | Offset: 0x | 84 | | Default Value: 0x0055_5555 | | | | | Defaul | | | | Bit | Read/Write | t | Description | | | 31:24 | / | / | / | | | | | | PD_DRV | | | [2i+1:2i<br>] | | | PD[n] Multi-Driving Select (n | n = 16~27) | | (i=0~11 | | | 00: Level 0 | 01: Level 1 | | ) | R/W | 0x1 | 10: Level 2 | 11: Level 3 | #### **PD PULL REGISTER 0** | | | Register Name: PD_PULL0 | | | |---------------|------------|----------------------------|-----------------------------|--------------| | Offset: 0x88 | | Default Value: 0x0000_0000 | | | | | | Defaul | | | | Bit | Read/Write | t | Description | | | | | | PD_PULL | | | [2i+1:2i<br>] | | | PD[n] Pull-up/down Select ( | n = 0~15) | | (i=0~15 | | | 00: Pull-up/down disable | 01: Pull-up | | ) | R/W | 0x0 | 10: Pull-down | 11: Reserved | #### **PD PULL REGISTER 1** | | | | Register Name: PD_PULL1 | | |--------------|------------|--------|------------------------------------------------|--| | Offset: 0x8C | | | Default Value: 0x0000_0000 | | | | | Defaul | | | | Bit | Read/Write | t | Description | | | 31:24 | 31:24 / / | | | | | [2i+1:2i | | | PD_PULL PD[n] Pull-up/down Select (n = 16~27) | | | (i=0~11 | R/W | 0x0 | 00: Pull-up/down disable 01: Pull-up enable | | | ) | | 10: Pull-down | 11: Reserved | | |---|--|---------------|--------------|--| | | | | | | | | | | Register Name: PE_CFG0 | | |---------|------------|---------|----------------------------|-----------------| | Offset: | 0x90 | | Default Value: 0x7777_7777 | | | Bit | Read/Write | Default | Description | | | 31 | / | / | 1 | | | | | | PE7_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: CSI_D3 | 011: Reserved | | | | | 100: Reserved | 101: Reserved | | 30:28 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 27 | / | / | 1 | | | | | | PE6_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: CSI_D2 | 011: Reserved | | | | | 100: Reserved | 101: Reserved | | 26:24 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 23 | / | / | 1 | | | | | | PE5_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: CSI_D1 | 011: Reserved | | | | | 100: Reserved | 101: Reserved | | 22:20 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 19 | / | 1 | 1 | | | | | | PE4_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: CSI_D0 | 011: Reserved | | 18:16 | R/W | 0x7 | 100: Reserved | 101: Reserved | | | | | 110: Reserved | 111: IO Disable | |-------|-----|-----|------------------|---------------------------------------| | 15 | / | / | / | | | | | | PE3_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: CSI_VSYNC | 011: Reserved | | | | | 100: Reserved | 101: Reserved | | 14:12 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 11 | / | / | / | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | | | | PE2_SELECT | , y | | | | | 000: Input | 001: Output | | | | | 010: CSI_HSYNC | 011: Reserved | | | | | 100: Reserved | 101: Reserved | | 10:8 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 7 | / | / | 1 | | | | | | PE1_SELECT | ) | | | | | 000: Input | 001: Output | | | | | 010: CSI_MCLK | 011: Reserved | | | | | 100: Reserved | 101: Reserved | | 6:4 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 3 | / | 1 | 1 | | | | | | PEO_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: CSI_PCLK 01 | 1: Reserved | | | | | 100: Reserved | 101: Reserved | | 2:0 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | | Register Name: PE_CFG1 | |--------------|----------------------------| | Offset: 0x94 | Default Value: 0x7777_7777 | | Bit | Read/Write | Default | Description | | |-------|------------|---------|---------------|-----------------| | 31 | / | / | / | | | | | | PE15_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: Reserved | 011: Reserved | | | | | 100: Reserved | 101: Reserved | | 30:28 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 27 | / | / | / | | | | | | PE14_SELECT | Y | | | | | 000: Input | 001: Output | | | | | 010: Reserved | 011: Reserved | | | | | 100: Reserved | 101: Reserved | | 26:24 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 23 | / | / | / | | | | | | PE13_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: CSI_SDA | 011: TWI2_SDA | | | | | 100: Reserved | 101: Reserved | | 22:20 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 19 | / | 1 | 1 | | | | | A | PE12_SELECT | | | | | | 000: Input | 001: Output | | | / | | 010: CSI_SCK | 011: TWI2_SCK | | | | | 100: Reserved | 101: Reserved | | 18:16 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 15 | | 1 | / | | | | | | PE11_SELECT | | | | | | 000: Input | 001: Output | | 14:12 | R/W | 0x7 | 010: CSI_D7 | 011: Reserved | | | | | 100: Reserved | 101: Reserved | |------|-----|-----|---------------|-----------------| | | | | 110: Reserved | 111: IO Disable | | 11 | / | / | / | | | | | | PE10_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: CSI_D6 | 011: Reserved | | | | | 100: Reserved | 101: Reserved | | 10:8 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 7 | / | / | / | | | | | | PE9_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: CSI_D5 | 011: Reserved | | | | | 100: Reserved | 101: Reserved | | 6:4 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 3 | / | / | 1 | > | | | | | PE8_SELECT | 7 | | | | | 000: Input | 001: Output | | | | | 010: CSI_D4 | 011: Reserved | | | | | 100: Reserved | 101: Reserved | | 2:0 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | I | | | | , | | | | | Register Name: PE_CFG2 | | |--------------|------------|---------|----------------------------|---------------| | Offset: 0x98 | | | Default Value: 0x0000_0077 | | | Bit | Read/Write | Default | Description | | | 31:7 | | 1 | / | | | | | | PE17_SELECT | | | | | | 000: Input | 001: Output | | 6:4 | R/W | 0x7 | 010: Reserved | 011: Reserved | | | | | 100: Reserved | 101: Reserved | |-----|-----|-----|---------------|-----------------| | | | | 110: Reserved | 111: IO Disable | | 3 | / | / | / | | | | | | PE16_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: Reserved | 011: Reserved | | | | | 100: Reserved | 101: Reserved | | 2:0 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | | | | Register Name: PE_CFG2 | |--------------|------------|---------|----------------------------| | Offset: 0x9C | | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:0 | / | / | 1 | #### **PE DATA REGISTER** | | | | Register Name: PE_DAT | |-----------|------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset: ( | 0xA0 | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:18 | / | 1 | | | 17:0 | R/W | 0 | PE_DAT If the port is configured as input, the corresponding bit is the pin state. If the port is configured as output, the pin state is the same as the corresponding bit. The read bit value is the value setup by software. If the port is configured as functional pin, the undefined value will be read. | #### PE MULTI-DRIVING REGISTER 0 | | Register Name: PE_DRV0 | |--------------|----------------------------| | Offset: 0xA4 | Default Value: 0x5555_5555 | | Bit | Read/Write | Defaul<br>t | Description | | | |----------|------------|-------------|--------------------------------------|----------------------------|--| | [2i+1:2i | | | PE_DRV PE[n] Multi-Driving Select (n | = 0~15) | | | (i=0~15 | R/W | 0x1 | 00: Level 0<br>10: Level 2 | 01: Level 1<br>11: Level 3 | | ## PE MULTI-DRIVING REGISTER 1 | | | | Register Name: PE_DRV1 | | |------------|--------------|--------|-------------------------------|-------------| | Offset: 0> | Offset: 0xA8 | | Default Value: 0x0000_0005 | | | | | Defaul | | | | Bit | Read/Write | t | Description | X | | 31:4 | / | / | / | | | | | | PE_DRV | | | [2i+1:2i | | | PE[n] Multi-Driving Select (n | = 16~17) | | ] | | | 00: Level 0 | 01: Level 1 | | (i=0~1) | R/W | 0x1 | 10: Level 2 | 11: Level 3 | #### PE PULL REGISTER 0 | | | | Register Name: PE_PULL0 | | |---------------|--------------|--------|------------------------------|--------------| | Offset: 0x | Offset: 0xAC | | Default Value: 0x0000_0000 | | | | | Defaul | | | | Bit | Read/Write | t | Description | | | | | | PE_PULL | | | [2i+1:2i<br>] | | | PE[n] Pull-up/down Select (r | n = 0~15) | | (i=0~15 | | | 00: Pull-up/down disable | 01: Pull-up | | ) | R/W | 0x0 | 10: Pull-down | 11: Reserved | #### PE PULL REGISTER 1 | Offset: 0xB0 | Register Name: PE_PULL1 | | |--------------|-------------------------|--| | | | | | | | | Default Value: 0x0000_0000 | ) | | |----------|------------|-------------|-----------------------------|--------------|--| | Bit | Read/Write | Defaul<br>t | Description | | | | 31:4 | / | / | / | | | | | | | PE_PULL | | | | [2i+1:2i | | | PE[n] Pull-up/down Select ( | n = 16~17) | | | ] | | | 00: Pull-up/down disable | 01: Pull-up | | | (i=0~1) | R/W | 0x0 | 10: Pull-down | 11: Reserved | | | | | | Register Name: PF_CFG0 | | | |-----------|--------------|---------|----------------------------|-----------------|--| | Offset: ( | Offset: 0xB4 | | Default Value: 0x0077_7733 | | | | Bit | Read/Write | Default | Description | | | | 31:23 | / | / | 1 | | | | | | | PF5_SELECT | | | | | | | 000: Input | 001: Output | | | | | | 010: SDC0_D2 0: | 11: JTAG_CK1 | | | | | | 100: Reserved | 101: Reserved | | | 22:20 | R/W | 0x3 | 110: Reserved | 111: IO Disable | | | 19 | / | 1 | | | | | | | | PF4_SELECT | | | | | / | | 000: Input | 001: Output | | | | | | 010: SDC0_D3 0: | 11: UARTO_RX | | | | | | 100: Reserved | 101: Reserved | | | 18:16 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | | 15 | / | / | / | | | | | | | PF3_SELECT | | | | 14:12 | R/W | 0x3 | 000: Input | 001: Output | | | | | | 010: SDC0_CMD | 011: JTAG_DO1 | |------|-----|-----|-----------------|-----------------| | | | | 100: Reserved | 101: Reserved | | | | | 110: Reserved | 111: IO Disable | | 11 | / | / | / | | | | | | PF2_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: SDC0_CLK | 011: UARTO_TX | | | | | 100: Reserved | 101: Reserved | | 10:8 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 7 | / | / | / | <u> </u> | | | | | PF1_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: SDC0_D0 0: | 11: JTAG_DI1 | | | | | 100: Reserved | 101: Reserved | | 6:4 | R/W | 0x3 | 110: Reserved | 111: IO Disable | | 3 | / | / | 1 | | | | | | PF0_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: SDC0_D1 0: | 11: JTAG_MS1 | | | | | 100: Reserved | 101: Reserved | | 2:0 | R/W | 0x3 | 110: Reserved | 111: IO Disable | | | | | | | | | | | Register Name: PF_CFG1 | |--------------|------------|---------|----------------------------| | Offset: 0xB8 | | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:0 | / | / | / | | | | | Register Name: PF_CFG2 | | |--------------|------------|---------|----------------------------|--| | Offset: 0xBC | | | Default Value: 0x0000_0000 | | | Bit | Read/Write | Default | Description | | | 31:0 | / | / | / | | #### **PF CONFIGURE REGISTER 3** | | | | Register Name: PF_CFG3 | / V / | |--------------|------------|---------|----------------------------|------------| | Offset: 0xC0 | | | Default Value: 0x0000_0000 | Y | | Bit | Read/Write | Default | Description | <b>A Y</b> | | 31:0 | / | / | / | X Y | #### **PF DATA REGISTER** | | | | Register Name: PF_DAT | |-----------|--------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset: ( | Offset: 0xC4 | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:6 | / | / | | | E-0 | D/M/ | | PF_DAT If the port is configured as input, the corresponding bit is the pin state. If the port is configured as output, the pin state is the same as the corresponding bit. The read bit value is the value setup by software. If the port is configured as functional pin the undefined value will be read. | | 5:0 | R/W | 0 | pin, the undefined value will be read. | ## PF MULTI-DRIVING REGISTER 0 | | | | Register Name: PF_DRV0 | |--------------|------------|--------|----------------------------| | Offset: 0xC8 | | | Default Value: 0x0000_0555 | | | \ | Defaul | | | Bit | Read/Write | t | Description | | 31:12 | 1 | / | / | | | | | PF_DRV | | |----------|-----|-----|-------------------------------|-------------| | [2i+1:2i | | | PF[n] Multi-Driving Select (n | = 0~5) | | ] | | | 00: Level 0 | 01: Level 1 | | (i=0~5) | R/W | 0x1 | 10: Level 2 | 11: Level 3 | #### PF MULTI-DRIVING REGISTER 1 | | | | Register Name: PF_DRV1 | | |--------------|------------|--------|----------------------------|--| | Offset: 0xCC | | | Default Value: 0x0000_0000 | | | | | Defaul | | | | Bit | Read/Write | t | Description | | | 31:0 | / | / | / | | #### **PF PULL REGISTER 0** | | | Register Name: PF_PULL0 | | | |--------------|------------|-------------------------|------------------------------|--------------| | Offset: 0xD0 | | | Default Value: 0x0000_0000 | | | | Defaul | | | | | Bit | Read/Write | t | Description | | | 31:12 | / | / | 1 | | | | | | PF_PULL | | | [2i+1:2i | | | PF[n] Pull-up/down Select (r | n = 0~5) | | ] | | | 00: Pull-up/down disable | 01: Pull-up | | (i=0~5) | R/W | 0x0 | 10: Pull-down | 11: Reserved | ## PF PULL REGISTER 1 | | | | Register Name: PF_PULL1 | |--------------|------------|--------|----------------------------| | Offset: 0xD4 | | | Default Value: 0x0000_0000 | | | \ | Defaul | | | Bit | Read/Write | t | Description | | 31:0 | 1 | / | / | ## **PG CONFIGURE REGISTER 0** | | | | Register Name: PG_CFG0 | | |-----------|------------|---------|----------------------------|-----------------| | Offset: 0 | )xD8 | | Default Value: 0x7777_7777 | | | Bit | Read/Write | Default | Description | | | 31 | / | / | 1 | | | | | | PG7_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: UART1_RX | 011: Reserved | | | | | 100: PG_EINT7 | 101: Reserved | | 30:28 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 27 | / | / | / | | | | | | PG6_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: UART1_TX | 011: Reserved | | | | | 100: PG_EINT6 | 101: Reserved | | 26:24 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 23 | / | / | 1 | | | | | | PG5_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: SDC1_D3 | 11: Reserved | | | | | 100: PG_EINT5 | 101: Reserved | | 22:20 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 19 | 1 | 1 | 1 | | | | | | PG4_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: SDC1_D2 0 | 11: Reserved | | | | | 100: PG_EINT4 | 101: Reserved | | 18:16 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 15 | / | / | / | | | | | | PG3_SELECT | | |-------|-----|-----|---------------|-----------------| | | | | 000: Input | 001: Output | | | | | 010: SDC1_D1 | 011: Reserved | | | | | 100: PG_EINT3 | 101: Reserved | | 14:12 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 11 | / | / | / | | | | | | PG2_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: SDC1_D0 | 011: Reserved | | | | | 100: PG_EINT2 | 101: Reserved | | 10:8 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 7 | / | / | / | | | | | | PG1_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: SDC1_CMD | 011: Reserved | | | | | 100: PG_EINT1 | 101: Reserved | | 6:4 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 3 | / | / | 1 | | | | | | PG0_SELECT | | | | | | 000: Input | 001: Output | | | | Á | 010: SDC1_CLK | 011: Reserved | | | | | 100: PG_EINT0 | 101: Reserved | | 2:0 | R/W | 0x7 | 110: Reserved | 111: IO Disable | ## PG CONFIGURE REGISTER 1 | | | | Register Name: PG_CFG1 | |-----------|------------|---------|----------------------------| | Offset: ( | DxDC | | Default Value: 0x0077_7777 | | Bit | Read/Write | Default | Description | | 31:23 | / | / | / | | | | | PG13_SELECT | | |-------|-----|-----|----------------|-----------------| | | | | 000: Input | 001: Output | | | | | 010: PCM1_DIN | 011: Reserved | | | | | 100: PG_EINT13 | 101: Reserved | | 22:20 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 19 | / | / | 1 | | | | | | PG12_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: PCM1_DOUT | 011: Reserved | | | | | 100: PG_EINT12 | 101: Reserved | | 18:16 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 15 | / | / | / | | | | | | PG11_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: PCM1_CLK | 011: Reserved | | | | | 100: PG_EINT11 | 101: Reserved | | 14:12 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 11 | / | / | 1 | | | | | | PG10_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: PCM1_SYNC | 011: Reserved | | | | | 100: PG_EINT10 | 101: Reserved | | 10:8 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 7 | 1 | 1 | 7 | | | | | | PG9_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: UART1_CTS | 011: Reserved | | | | | 100: PG_EINT9 | 101: Reserved | | 6:4 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 3 | / | / | / | | |-----|-----|-----|----------------|-----------------| | | | | PG8_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: UART1_RTS | 011: Reserved | | | | | 100: PG_EINT8 | 101: Reserved | | 2:0 | R/W | 0x7 | 110: Reserved | 111: IO Disable | #### **PG CONFIGURE REGISTER 2** | | | | Register Name: PG_CFG2 | Y | |-----------|------------|---------|----------------------------|-----| | Offset: ( | )xE0 | | Default Value: 0x0000_0000 | Y | | Bit | Read/Write | Default | Description | X \ | | 31:0 | / | / | / | | #### **PG CONFIGURE REGISTER 3** | | | | Register Name: PG_CFG3 | |-----------|------------|---------|----------------------------| | Offset: 0 | )xE4 | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:0 | / | / | 1 | ## **PG DATA REGISTER** | | | | Register Name: PG_DAT | |-----------|------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset: ( | OxE8 | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:14 | 1 | 1 | | | | | | PG_DAT If the port is configured as input, the corresponding bit is the pin state. If the port is configured as output, the pin state is the same as the corresponding bit. The read bit value is the value setup by software. If the port is configured as functional | | 13:0 | R/W | 0 | pin, the undefined value will be read. | #### **PG MULTI-DRIVING REGISTER 0** | | | | Register Name: PG_DRV0 | | |---------------|------------|----------------------------|-------------------------------|-------------| | Offset: 0xEC | | Default Value: 0x0555_5555 | | | | | | Defaul | | | | Bit | Read/Write | t | Description | | | 31:28 | / | / | / | | | | | | PG_DRV | | | [2i+1:2i<br>] | | | PG[n] Multi-Driving Select (r | n = 0~13) | | (i=0~13 | | | 00: Level 0 | 01: Level 1 | | ) | R/W | 0x1 | 10: Level 2 | 11: Level 3 | #### **PG MULTI-DRIVING REGISTER 1** | | | | Register Name: PG_DRV1 | |------------|------------|--------|----------------------------| | Offset: 0x | ¢F0 | | Default Value: 0x0000_0000 | | | | Defaul | | | Bit | Read/Write | t | Description | | 31:0 | / | / | | ## **PG PULL REGISTER 0** | | | | Register Name: PG_PULL0 | | |---------------|------------|--------|------------------------------|--------------| | Offset: 0x | :F4 | | Default Value: 0x0000_0000 | | | | | Defaul | | | | Bit | Read/Write | t | Description | | | 31:28 | 1 | 1 | // | | | | | | PG_PULL | | | [2i+1:2i<br>] | | | PG[n] Pull-up/down Select (r | n = 0~13) | | (i=0~13 | | | 00: Pull-up/down disable | 01: Pull-up | | ) | R/W | 0x0 | 10: Pull-down | 11: Reserved | ## **PG PULL REGISTER 1** | | | | Register Name: PG_PULL1 | | |------------|------------|--------|----------------------------|--| | Offset: 0x | ¢F8 | | Default Value: 0x0000_0000 | | | | | Defaul | | | | Bit | Read/Write | t | Description | | | 31:0 | / | / | 1 | | #### PH CONFIGURE REGISTER 0 | | | Register Name: PH_CF | G0 | | |-----------|------------|----------------------|-----------------------|-----------------| | Offset: ( | OxFC | | Default Value: 0x7777 | _7777 | | Bit | Read/Write | Default | Description | | | 31 | / | / | / | A | | | | | PH7_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: SPI0_CLK | 011: UART3_RX | | | | | 100: Reserved | 101: Reserved | | 30:28 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 27 | / | / | <u> </u> | | | | | Á | PH6_SELECT | | | | | | 000: Input | 001: Output | | | / | | 010: SPI0_CS | 011: UART3_TX | | | | | 100: Reserved | 101: Reserved | | 26:24 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 23 | 1 | 1 | / | | | | | | PH5_SELECT | | | | | | 000: Input | 001: Output | | 22:20 | R/W | 0x7 | 010: TWI1_SDA | 011: Reserved | | | | | 100: Reserved | 101: Reserved | |-------|-----|-----|-------------------|-----------------| | | | | 110: Reserved | 111: IO Disable | | 19 | / | / | 1 | | | | | | PH4_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: TWI1_SCK | 011: Reserved | | | | | 100: Reserved | 101: Reserved | | 18:16 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 15 | / | / | 1 | | | | | | PH3_SELECT | Y | | | | | 000: Input | 001: Output | | | | | 010: TWI0_SDA | 011: Reserved | | | | | 100: Reserved | 101: Reserved | | 14:12 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 11 | / | / | 1 | <b>)</b> | | | | | PH2_SELECT | 7 | | | | | 000: Input | 001: Output | | | | | 010: TWI0_SCK 01: | 1: Reserved | | | | | 100: Reserved | 101: Reserved | | 10:8 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 7 | / | 1 | 1 | | | | | | PH1_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: PWM1 | 011: Reserved | | | | | 100: Reserved | 101: Reserved | | 6:4 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 3 | / | / | / | | | | | | PHO_SELECT | | | 2:0 | R/W | 0x7 | 000: Input | 001: Output | | 010: PWM0 | 011: Reserved | |---------------|-----------------| | 100: Reserved | 101: Reserved | | 110: Reserved | 111: IO Disable | #### **PH CONFIGURE REGISTER 1** | | | | Register Name: PH_CFG1 | | |---------------|------------|--------------------------|------------------------|-----------------| | Offset: 0x100 | | Default Value: 0x0000_00 | 77 | | | Bit | Read/Write | Default | Description | | | 31:7 | / | / | / | | | | | | PH9_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: SPI0_DIN | 011: UART3_CTS | | | | | 100: Reserved | 101: Reserved | | 6:4 | R/W | 0x7 | 110: Reserved | 111: IO Disable | | 3 | / | / | 1 | | | | | | PH8_SELECT | | | | | | 000: Input | 001: Output | | | | | 010: SPI0_DOUT | 011: UART3_RTS | | | | | 100: Reserved | 101: Reserved | | 2:0 | R/W | 0x7 | 110: Reserved | 111: IO Disable | ## **PH CONFIGURE REGISTER 2** | | | | Register Name: PH_CFG2 | |---------|---------------|---------|----------------------------| | Offset: | Offset: 0x104 | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:0 | | 1 | / | ## **PH CONFIGURE REGISTER 3** | Offset: 0x108 | Register Name: PH_CFG3 | |---------------|------------------------| | | | | | | | Default Value: 0x0000_0000 | |------|------------|---------|----------------------------| | Bit | Read/Write | Default | Description | | 31:0 | / | / | / | #### **PH DATA REGISTER** | | | | Register Name: PH_DAT | |-----------|------------|---------|------------------------------------------------------------------| | Offset: ( | 0x10C | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:10 | / | / | | | | | | PH_DAT | | | | | If the port is configured as input, the corresponding bit is the | | | | | pin state. If the port is configured as output, the pin state is | | | | | the same as the corresponding bit. The read bit value is the | | | | | value setup by software. If the port is configured as functional | | 9:0 | R/W | 0 | pin, the undefined value will be read. | #### PH MULTI-DRIVING REGISTER 0 | | | | Register Name: PH_DRV0 | | |------------|------------|--------|-------------------------------|-------------| | Offset: 0x | :110 | | Default Value: 0x0005_5555 | | | | | Defaul | | | | Bit | Read/Write | t | Description | | | 31:20 | / | 1 | 1 | | | | | | PH_DRV | | | [2i+1:2i | | | PH[n] Multi-Driving Select (r | ı = 0~9) | | ] | | | 00: Level 0 | 01: Level 1 | | (i=0~9) | R/W | 0x1 | 10: Level 2 | 11: Level 3 | # PH MULTI-DRIVING REGISTER 1 | | Register Name: PH_DRV1 | |---------------|----------------------------| | Offset: 0x114 | Default Value: 0x0000_0000 | | Bit | Read/Write | Defaul<br>t | Description | |------|------------|-------------|-------------| | 31:0 | / | / | | #### **PH PULL REGISTER 0** | | | | Register Name: PH_PULLO | |------------|------------|--------|--------------------------------------| | Offset: 0> | 118 | | Default Value: 0x0000_0000 | | | | Defaul | | | Bit | Read/Write | t | Description | | 31:20 | / | / | | | | | | PH_PULL | | [2i+1:2i | | | PH[n] Pull-up/down Select (n = 0~9) | | ] | | | 00: Pull-up/down disable 01: Pull-up | | (i=0~9) | R/W | 0 | 10: Pull-down 11: Reserved | #### **PH PULL REGISTER 1** | | | | Register Name: PH_PULL1 | |---------------|-----------|---------|----------------------------| | Offset: 0x11C | | | Default Value: 0x0000_0000 | | | Read/Writ | | | | Bit | е | Default | Description | | 31:0 | / | 1 | | ## PA EXTERNAL INTERRUPT CONFIGURE REGISTER 0 | | | | Register Name:PA_EINT_CFG0 | |---------------|------------|--------|------------------------------| | Offset: 0x200 | | | Default Value: 0x0000_0000 | | | | Defaul | | | Bit | Read/Write | t | Description | | [4i+3:4i | | | EINT_CFG | | ] | | | External INTn Mode (n = 0~7) | | (i=0~7) | R/W | 0 | 0x0: Positive Edge | | | 0x1: Negative Edge | | |--|---------------------------------------|--| | | 0x2: High Level | | | | 0x3: Low Level | | | | 0x4: Double Edge (Positive/ Negative) | | | | Others: Reserved | | #### PA EXTERNAL INTERRUPT CONFIGURE REGISTER 1 | | | | Register Name: PA_EINT_CFG1 | |---------------|------------|--------|-----------------------------| | Offset: 0x204 | | | Default Value: 0x0000_0000 | | | | Defaul | A Y | | Bit | Read/Write | t | Description | | 31:0 | / | / | | ## PA EXTERNAL INTERRUPT CONFIGURE REGISTER 2 | | | | Register Name: PA_EINT_CFG2 | |---------------|------------|--------|-----------------------------| | Offset: 0x208 | | | Default Value: 0x0000_0000 | | | | Defaul | | | Bit | Read/Write | t | Description | | 31:0 | / | / | 1 | ## PA EXTERNAL INTERRUPT CONFIGURE REGISTER 3 | Offset: 0x20C | | | Register Name: PA_EINT_CFG3 Default Value: 0x0000_0000 | |---------------|------------|-------------|---------------------------------------------------------| | Bit | Read/Write | Defaul<br>t | Description | | 31:0 | 1 | 1 | / | #### PA EXTERNAL INTERRUPT CONTROL REGISTER | | Register Name: PA_EINT_CTL | |---------------|----------------------------| | Offset: 0x210 | Default Value: 0x0000_0000 | | | | Defaul | | |---------|------------|--------|--------------------------------| | Bit | Read/Write | t | Description | | 31:8 | / | / | / | | | | | EINT_CTL | | | | | External INTn Enable (n = 0~7) | | [n] | | | 0: Disable | | (n=0~7) | R/W | 0 | 1: Enable | ## PA EXTERNAL INTERRUPT STATUS REGISTER | | | | Register Name: PA_EINT_STATUS | |------------|------------|--------|-------------------------------------| | Offset: 0x | (214 | | Default Value: 0x0000_0000 | | | | Defaul | | | Bit | Read/Write | t | Description | | 31:8 | / | / | | | | | | EINT_STATUS | | | | | External INTn Pending Bit (n = 0~7) | | | | | 0: No IRQ pending | | [n] | | | 1: IRQ pending | | (n=0~7) | R/W | 0 | Write '1' to clear | ## PA EXTERNAL INTERRUPT DEBOUNCE REGISTER | | | | Register Name: PA_EINT_DEB | |------------|------------|--------|------------------------------------------------------------| | Offset: 0x | (218 | | Default Value: 0x0000_0000 | | | | Defaul | | | Bit | Read/Write | t | Description | | 31:7 | 1 | 1 | / | | | | | DEB_CLK_PRE_SCALE | | | | | Debounce Clock Pre-scale n | | 6:4 | R/W | 0 | The selected clock source is prescaled by 2 <sup>n</sup> . | | 3:1 | / | / | / | | | | | PIO_INT_CLK_SELECT | |---|-----|---|----------------------------| | | | | PIO Interrupt Clock Select | | | | | 0: LOSC 32Khz | | 0 | R/W | 0 | 1: HOSC 24Mhz | | | | | | #### PB EXTERNAL INTERRUPT CONFIGURE REGISTER 0 | | | | Register Name:PB_EINT_CFG0 | |------------|---------------|--------|---------------------------------------| | Offset: 0x | Offset: 0x220 | | Default Value: 0x0000_0000 | | | | Defaul | | | Bit | Read/Write | t | Description | | | | | EINT_CFG | | | | | External INTn Mode (n = 0~7) | | | | | 0x0: Positive Edge | | | | | 0x1: Negative Edge | | | | | 0x2: High Level | | [4i+3:4i | | | 0x3: Low Level | | ] | | | 0x4: Double Edge (Positive/ Negative) | | (i=0~7) | R/W | 0 | Others: Reserved | ## PB EXTERNAL INTERRUPT CONFIGURE REGISTER 1 | | | | Register Name: PB_EINT_CFG1 | |---------------|------------|--------|-----------------------------| | Offset: 0x224 | | | Default Value: 0x0000_0000 | | | | Defaul | | | | | Delaui | | | Bit | Read/Write | t | Description | | 31:0 | 1 | 1 | 1 | #### PB EXTERNAL INTERRUPT CONFIGURE REGISTER 2 | | | | Register Name: PB_EINT_CFG2 | |------------|---------------|--------|-----------------------------| | Offset: 0x | Offset: 0x228 | | Default Value: 0x0000_0000 | | Bit | Read/Write | Defaul | Description | | | | t | | |------|---|---|---| | 31:0 | / | / | / | #### PB EXTERNAL INTERRUPT CONFIGURE REGISTER 3 | | | | Register Name: PB_EINT_CFG3 | | |------------|------------|--------|-----------------------------|--| | Offset: 0x | (22C | | Default Value: 0x0000_0000 | | | | | Defaul | | | | Bit | Read/Write | t | Description | | | 31:0 | / | / | / | | #### PB EXTERNAL INTERRUPT CONTROL REGISTER | | | | Register Name: PB_EINT_CTL | |------------|------------|--------|--------------------------------| | Offset: 0x | 230 | | Default Value: 0x0000_0000 | | | | Defaul | | | Bit | Read/Write | t | Description | | 31:8 | / | / | 1 | | | | | EINT_CTL | | | | | External INTn Enable (n = 0~7) | | [n] | | | 0: Disable | | (n=0~7) | R/W | 0 | 1: Enable | #### PB EXTERNAL INTERRUPT STATUS REGISTER | | | | Register Name: PB_EINT_STATUS | |------------|------------|--------|-------------------------------------| | Offset: 0x | 234 | | Default Value: 0x0000_0000 | | | | Defaul | | | Bit | Read/Write | t | Description | | 31:8 | 1 | 1 | / | | | | | EINT_STATUS | | [n] | | | External INTn Pending Bit (n = 0~7) | | (n=0~7) | R/W | 0 | 0: No IRQ pending | | | | 1: IRQ pending | | |--|--|--------------------|--| | | | Write '1' to clear | | #### PB EXTERNAL INTERRUPT DEBOUNCE REGISTER | | | | Register Name: PB_EINT_DEB | |-----------|------------|--------|------------------------------------------------| | Offset: 0 | )x238 | | Default Value: 0x0000_0000 | | | | Defaul | | | Bit | Read/Write | t | Description | | 31:7 | / | / | 1 | | | | | DEB_CLK_PRE_SCALE | | | | | Debounce Clock Pre-scale n | | 6:4 | R/W | 0 | The selected clock source is prescaled by 2^n. | | 3:1 | / | / | 1 | | | | | PIO_INT_CLK_SELECT | | | | | PIO Interrupt Clock Select | | | | | 0: LOSC 32Khz | | 0 | R/W | 0 | 1: HOSC 24Mhz | ## PG EXTERNAL INTERRUPT CONFIGURE REGISTER 0 | | | 4 | Register Name:PG_EINT_CFG0 | |------------|------------|--------|------------------------------| | Offset: 0x | 240 | | Default Value: 0x0000_0000 | | | | Defaul | | | Bit | Read/Write | t | Description | | | | | EINT_CFG | | | | | External INTn Mode (n = 0~7) | | | | | 0x0: Positive Edge | | [4i+3:4i | | | 0x1: Negative Edge | | ] | | | 0x2: High Level | | (i=0~7) | R/W | 0 | 0x3: Low Level | | | | 0x4: Double Edge (Positive/ Negative) | | |--|--|---------------------------------------|--| | | | Others: Reserved | | #### PG EXTERNAL INTERRUPT CONFIGURE REGISTER 1 | | | | Register Name: PG_EINT_CFG1 | |---------------|------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset: 0x | (244 | | Default Value: 0x0000_0000 | | Bit | Read/Write | Defaul<br>t | Description | | 31:24 | / | / | 1 | | [4i+3:4i<br>] | D (M) | | ENT_CFG External INTn Mode (n = 8~13) 0x0: Positive Edge 0x1: Negative Edge 0x2: High Level 0x3: Low Level 0x4: Double Edge (Positive/ Negative) | | (i=0~5) | R/W | 0 | Others: Reserved | ## PG EXTERNAL INTERRUPT CONFIGURE REGISTER 2 | | | | Register Name: PG_EINT_CFG2 | |------------|------------|--------|-----------------------------| | Offset: 0x | 248 | | Default Value: 0x0000_0000 | | | | Defaul | | | Bit | Read/Write | t | Description | | 31:0 | 1 | 1 | 1 | ## PG EXTERNAL INTERRUPT CONFIGURE REGISTER 3 | | | | Register Name: PG_EINT_CFG3 | |------------------|--|--------|-----------------------------| | Offset: 0x24C | | | Default Value: 0x0000_0000 | | Defaul | | Defaul | | | Bit Read/Write t | | t | Description | | 31:0 | / | / | / | |------|---|---|---| |------|---|---|---| #### PG EXTERNAL INTERRUPT CONTROL REGISTER | | | | Register Name: PG_EINT_CTL | |---------------|------------|--------|---------------------------------| | Offset: 0x250 | | | Default Value: 0x0000_0000 | | | | Defaul | | | Bit | Read/Write | t | Description | | 31:14 | / | / | | | | | | EINT_CTL | | [n] | | | External INTn Enable (n = 0~13) | | (n=0~13 | | | 0: Disable | | ) | R/W | 0 | 1: Enable | ## PG EXTERNAL INTERRUPT STATUS REGISTER | | | | Register Name: PG_EINT_STATUS | |------------|---------------|---|--------------------------------------| | Offset: 0x | Offset: 0x254 | | Default Value: 0x0000_0000 | | Defaul | | | | | Bit | Read/Write | t | Description | | 31:14 | / | / | 1 | | | | | EINT_STATUS | | | | | External INTn Pending Bit (n = 0~13) | | [n] | | | 0: No IRQ pending | | (n=0~13 | | | 1: IRQ pending | | ) | 5R/W | 0 | Write '1' to clear | #### PG EXTERNAL INTERRUPT DEBOUNCE REGISTER | | | | Register Name: PG_EINT_DEB | |------------------|--|--------|----------------------------| | Offset: 0x258 | | | Default Value: 0x0000_0000 | | Defaul | | Defaul | | | Bit Read/Write t | | t | Description | | 31:7 | / | / | / | |------|-----|---|------------------------------------------------| | | | | DEB_CLK_PRE_SCALE | | | | | Debounce Clock Pre-scale n | | 6:4 | R/W | 0 | The selected clock source is prescaled by 2^n. | | 3:1 | / | / | | | | | | PIO_INT_CLK_SELECT | | | | | PIO Interrupt Clock Select | | | | | 0: LOSC 32Khz | | 0 | R/W | 0 | 1: HOSC 24Mhz | # **Chapter 4** # Memory This chapter describes the memory subsystem of A23 processor from following perspectives: - SDRAM Controller - NAND Flash Controller # 4.1 SDRAM Controller #### 4.1.1 Overview The SDRAM Controller (DRAMC) provides a simple, flexible, burst-optimized interface to all industry standard DDR3/DDR3L SDRAM. The DRAMC automatically handles memory management, initialization, and refresh operations. It gives the host CPU a simple command interface, hiding details of the required address, page, and burst handling procedures. All memory parameters are runtime-configurable, including timing, memory setting, SDRAM type, and Extended-Mode-Register settings. The DRAMC includes the following features: - Support 16-bit single-channel DDR3/DDR3L SDRAM - Support power voltage of 1.35V and 1.5V - Support memory capacity up to 1GB - Support 16 address lines and 3 bank address lines per channel - Automatically generate initialization and refresh sequences - Runtime-configurable parameters setting - Configurable clock frequency - Priority of transferring through multiple ports is programmable - Support random read or write operations # 4.2 NAND Flash Controller #### 4.2.1 Overview The NDFC is the NAND Flash Controller which supports all NAND/MLC flash memory available in the market. New type flash can be supported by software re-configuration. The On-the-fly error correction code (ECC) is built-in NDFC for enhancing reliability. BCH is implemented and it can detect and correct up to 64 bits error per 512 or 1024 bytes data. The on chip ECC and parity checking circuitry of NDFC frees CPU for other tasks. The ECC function can be disabled by software. The data can be transferred by DMA or by CPU memory-mapped IO method. The NDFC provides automatic timing control for reading or writing external Flash. The NDFC maintains the proper relativity for CLE, CE# and ALE control signal lines. Three modes are supported for serial read access. The conventional serial access is mode 0 and mode 1 is for EDO type and mode 2 for extension EDO type. NDFC can monitor the status of R/B# signal line. Block management and wear leveling management are implemented in software. The NAND Flash Controller (NDFC) includes the following features: - Comply to ONFI 2.3 and Toggle 1.0 - Support 64-bit ECC per 512 bytes or 1024 bytes - 8-bit RAW NAND flash controller sharing pin with eMMC - Support 3.0V IO voltage only - Support up to 4 CE and 2 RB signals - Support SLC/MLC/TLC NAND and EF-NAND # 4.2.2 Block Diagram The NAND Flash Controller (NDFC) system block diagram is shown below: NDFC Block Diagram ## 4.2.3 NDFC Timing Diagram Typically, there are two kinds of serial access method. One method is conventional method which fetching data at the rise edge of NDFC\_RE# signal line. Another one is EDO type which fetching data at the next fall edge of NDFC\_RE# signal line. Conventional Serial Access Cycle Diagram (SAM0) EDO type Serial Access after Read Cycle (SAM1) Extending EDO type Serial Access Mode (SAM2) Command Latch Cycle Address Latch Cycle #### Write Data to Flash Cycle Waiting R/B# ready Diagram Address to Data Loading Timing Diagram ## Timing cycle list | ID | Parameter | Timing | Notes | |-----|-------------------------------|--------|---------------------------------------| | T1 | NDFC_CLE setup time | Т | | | T2 | NDFC_CLE hold time | Т | | | T3 | NDFC_CE setup time | Т | | | T4 | NDFC_CE hold time | Т | | | T5 | NDFC_WE# pulse width | Т | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | T6 | NDFC_WE# hold time | Т | | | T7 | NDFC_ALE setup time | Т | Y | | T8 | Data setup time | Т | | | Т9 | Data hold time | Т | | | T10 | Ready to NDFC_RE# low | 3Т | | | T11 | NDFC_ALE hold time | T . | Y | | T12 | NDFC_RE# pulse width | Т | | | T13 | NDFC_RE# hold time | T | Y | | T14 | Read cycle time | 2Т | | | T15 | Write cycle time | 2T | | | T16 | NDFC_WE# high to R/B# busy | tWB | Specified by timing configure | | | | 7 | register(NDFC_TIMING_CFG) | | T17 | NDFC_WE# high to NDFC_RE# low | tWHR | Specified by timing configure | | | / | | register(NDFC_TIMING_CFG) | | T18 | NDFC_RE# high to NDFC_WE# low | tRHW | Specified by timing configure | | | | | register(NDFC_TIMING_CFG) | | T19 | Address to Data Loading time | tADL | Specified by timing configure | | | | | register(NDFC_TIMING_CFG) | | | | | | **Note**: T is the clock period duration of NDFC\_CLK (x2). #### NDFC Operation Guide Page Read Command Diagram Page Program Diagram EF-NAND Page Read Diagram Interleave Page Read Diagram # **Chapter 5** # **Display** This section describes the display subsystem from following perspectives: - TCON - Display Engine Front-End - Display Engine Back-End - MIPI DSI - IEP (CMU, DRC, Write-back Controller) # 5.1 Display Subsystem Block Diagram The display subsystem of A23 processor consists of 6 sections, including DEFE, DEBE, CMU, DRC, TCON, and write-back controller. The six sections play different role in this subsystem, and cooperate with each other to meet diversified display requirements. A23 Display Subsystem Block Diagram DEFE: video scaling, color space conversion, etc DEBE: layer blending, etc CMU: color adjustment for better vision effect DRC: content-based backlight control for energy efficiency TCON: LCD driver Write-Back Controller: capture data between display engine and TCON for Miracast application # **5.2 TCON** This section describes the timing controller of A23 platform. #### 5.2.1 Overview - Support LVDS interface with single link, up to 1280X800@60fps - Support RGB interface with DE/SYNC mode, up to 1280X800@60fps - Support serial RGB/dummy RGB/CCIR656 interface, up to 1280X800@60fps - Support i80 interface with 18/16/9/8 bit, support TE, up to 1280X800@60fps - Supported pixel formats: RGB888, RGB666 and RGB565 - Support dither function from RGB666/RGB565 to RGB888 - Support Gamma correction with R/G/B channel independence ## 5.2.2 Block Diagram **TCON Block Diagram** ## **5.2.3** TCON Function Description #### **PANEL INTERFACE** ## **HV\_I/F** (Sync+DE mode) HV I/F is also known as Sync + DE mode, which is widely used in TFT LCD module for PMP/MP4 applications. Its signals are defined as below: | Main Signal | I/O Type | Description | |-------------|----------|------------------------------------------------------| | Vsync | 0 | Vertical sync, indicating one new frame | | Hsync | 0 | Horizontal sync, indicating one new scan line | | DCLK | 0 | Dot clock, pixel data are synchronized by this clock | | LDE | 0 | LCD data enable | | LCD[17:0] | 0 | 18-bit RGB/YUV output from input FIFO for panel | HV control signals are active low. Following is the panel interface timing diagram: # **Panel Interface Timing** When in HV serial YUV output mode, its timing is CCIR656 /601 compatible. SAV add right before active area every line; EAV add right after active area every line. #### Its logic: V = "1" during vertical blanking P3-P0 = protection bits $$P0 = F \oplus V \oplus H$$ Where $\oplus$ represents the exclusive-OR function ## The 4 byte SAV/EAV sequences are: | | 8-bit Data | | | | | | | | 10-bit Data | | |----------------|-------------|----|----|----|----|----|----|----|-------------|----| | | D9<br>(MSB) | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 4 | D0 | | Preamble | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Status<br>word | 1 | F | V | Н | P3 | P2 | P1 | PO | 0 | 0 | #### CPU\_I/F CPU I/F LCD panel is the most commonly used interface for small size, low resolution LCD panels. CPU control signals are active low. | Main Signal | I/O Type | Description | |-------------|----------|----------------------------------------------| | CS | 0 | Chip select, active low | | WR | 0 | Write strobe, active low | | RD | 0 | Read strobe, active low | | A1 | 0 | Address bit, controlled by LCD_CPUI/F bit 21 | | D[17:0] | 1/0 | Digital RGB output signal | Following figure describes the relationship between basic timing and CPU timing. WR is 180 degree delay of DCLK; CS is active when pixel data are valid; RD is always set to 1; A1 are set by "LCD\_CPU I/F". Relations between Basic Timing and CPU Timing When CPU I/F is in IDLE state, it can generate WR/RD timing by setting "LCD\_CPUI/F". CS strobe is one DCLK width, WR/RD strobe is half DCLK width. #### LVDS\_IF #### Single channel: JEDIA mode #### Single channel: NS mode Dual-channel: NS mode Note: odd data is the first data #### **CMAP Module** This module is used to map color data from DE. Every 4 input pixels as a unit and a unit is divided into 12 bytes. Output byte can select one of these 12 bytes. Note that even line and odd line can be different, and output can be 12 bytes(4 pixels) or reduced to 6 bytes(2 pixels). Input | r0(2) | r1(6) | r2(a) | r3(d) | |-------|-------|-------|-------| | g0(1) | g1(5) | g2(9) | g3(c) | | b0(0) | b1(4) | b2(8) | b3(b) | In mode: 4 pixels Out mode: 4 pixels/2 pixels | Λ. | .+ | n | + | |------|----|----|----| | L JI | ΙŤ | L) | ut | | D23:16 | odd0 | | | | |--------|------|------|------|------| | D15:08 | odd0 | odd1 | odd2 | odd3 | | D07:00 | odd0 | | | | | eve0 | eve1 | eve2 | eve3 | |------|------|------|------| | | | | | # **5.2.4** TCON Register List | Module Name | Base Address | | |-------------|--------------|--| | TCON | 0x01C0C000 | | | Register Name | Offset | Description | |-------------------|--------|-------------------------------------| | TCON_GCTL_REG | 0x000 | TCON Global Control Register | | TCON_GINTO_REG | 0x004 | TCON Global Interrupt Register0 | | TCON_GINT1_REG | 0x008 | TCON Global Interrupt Register1 | | TCON0_FRM_CTL_REG | 0x010 | TCON FRM Control Register | | TCON0_CTL_REG | 0x040 | TCON0 Control Register | | TCON0_DCLK_REG | 0x044 | TCONO Data Clock Register | | TCON0_BASIC0_REG | 0x048 | TCON0 Basic Timing Register0 | | TCON0_BASIC1_REG | 0x04C | TCON0 Basic Timing Register1 | | TCON0_BASIC2_REG | 0x050 | TCONO Basic Timing Register2 | | TCON0_BASIC3_REG | 0x054 | TCONO Basic Timing Register3 | | TCON0_HV_IF_REG | 0x058 | TCON0 Hv Panel Interface Register | | TCON0_CPU_IF_REG | 0x060 | TCONO CPU Panel Interface Register | | TCONO_CPU_WR_REG | 0x064 | TCONO CPU Panel Write Data Register | | TCON0_CPU_RD0_REG | 0x068 | TCONO CPU Panel Read Data Register0 | | TCON0_CPU_RD1_REG | 0x06C | TCONO CPU Panel Read Data Register1 | | TCON0_LVDS_IF_REG | 0x084 | TCONO LVDS Panel Interface Register | | TCON0_IO_POL_REG | 0x088 | TCONO IO Polarity Register | | TCON0_IO_TRI_REG | 0x08C | TCONO IO Control Register | | TCON_ECC_FIFO_REG | 0x0F8 | TCON ECC FIFO Register | | 1 | 0x0FC | / | | TCON_CEU_CTL_REG | 0x100 | TCON CEU Control Register | | | | TCON CEU Coefficient Register0 | |-------------------------|----------------|------------------------------------| | TCON_CEU_COEF_MUL_REG | 0x110+N*0x04 | (N=0,1,2,4,5,6,8,9,10) | | T00N 05N 0055 ADD 050 | 0.446.446.46 | TCON CEU Coefficient Register1 | | TCON_CEU_COEF_ADD_REG | 0x11C+N*0x10 | (N=0,1,2) | | TOOM CELL COFE DANC DEC | 0.440.11*0.04 | TCON CEU Coefficient Register2 | | TCON_CEU_COEF_RANG_REG | 0x140+N*0x04 | (N=0,1,2) | | TCON0_CPU_TRI0_REG | 0x160 | TCON0 CPU Panel Trigger Register0 | | TCON0_CPU_TRI1_REG | 0x164 | TCONO CPU Panel Trigger Register1 | | TCON0_CPU_TRI2_REG | 0x168 | TCONO CPU Panel Trigger Register2 | | TCON0_CPU_TRI3_REG | 0x16C | TCONO CPU Panel Trigger Register3 | | TCON_CMAP_CTL_REG | 0x180 | TCON Color Map Control Register | | TCON_CMAP_ODD0_REG | 0x190 | TCON Color Map Odd Line Register0 | | TCON_CMAP_ODD1_REG | 0x194 | TCON Color Map Odd Line Register1 | | TCON_CMAP_EVENO_REG | 0x198 | TCON Color Map Even Line Register0 | | TCON_CMAP_EVEN1_REG | 0x19C | TCON Color Map Even Line Register1 | | TCON_SAFE_PERIOD_REG | 0x1F0 | TCON Safe Period Register | | TCON_MUX_CTL_REG | 0x200 | TCON MUX Control Register | | TCON0_LVDS_ANA0_REG | 0x220 | TCON LVDS Analog Register0 | | TCON0_LVDS_ANA1_REG | 0x224 | TCON LVDS Analog Register1 | | TCON1_FILL_CTL_REG | 0x300 | TCON1 Fill Data Control Register | | TCOM1 FILL DECIM DEC | 0x304+N*0x0C | TCON1 Fill Data Begin Register | | TCON1_FILL_BEGIN_REG | 0x304+N 0x0C | (N=0,1,2) | | TCOMA FILL FAID REC | 0.200.11*0.00 | TCON1 Fill Data End Register | | TCON1_FILL_END_REG | 0x308+N*0x0C | (N=0,1,2) | | TCON1_FILL_DATA0_REG | 0x30C+N*0x0C | TCON1 Fill Data Value Register | | TCONT_TILE_DATAU_NEG | UNDUCTIN UNDUC | (N=0,1,2) | | TCON1_GAMMA_TABLE_REG | 0x400-0x7FF | | | 1 | 0xFF0 | | | / | 0xFF8 | | | | | | / OxFFC # **5.2.5** TCON Register Description ### TCON\_GCTL\_REG | Offse | Offset: 0x000 | | Register Name: TCON_GCTL_REG | |----------|----------------|-----------------|---------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31 | R/W | 0 | TCON_En 0: disable 1: enable When it's disabled, the module will be reset to idle state. | | 30 | R/W | 0 | TCON_Gamma_En 0: disable 1: enable | | 29:<br>1 | / | / | | | 0 | R/W | 0 | IO_Map_Sel 0: TCON0 1: TCON1 Note: this bit determined which IO_INV/IO_TRI are valid | # TCON\_GINTO\_REG | Offset | Offset: 0x004 | | Register Name: TCON_GINTO_REG | |--------|---------------|-----------|-------------------------------| | Bit | Read/Writ | Default/H | Description | | | e | ex | Y | | 31 | R/W | 0 | TCON0_Vb_Int_En | | | | | 0: disable | | | | | 1: enable | | 30 | R/W | 0 | TCON1_Vb_Int_En | | | | | 0: disable | | | | | 1: enable | |-----------|-----|---|---------------------------------------------------------| | 29 | R/W | 0 | TCON0_Line_Int_En | | | | | 0: disable | | | | | 1: enable | | 28 | R/W | 0 | TCON1_Line_Int_En | | | | | 0: disable | | | | | 1: enable | | 27 | R/W | 0 | TCON0_Tri_Finish_Int_En | | | | | 0: disable | | | | | 1: enable | | 26: | R/W | 0 | TCON0_Tri_Counter_Int_En | | | | | 0: disable | | | | | 1: enable | | 25:1<br>6 | / | / | | | 15 | R/W | 0 | TCON0_Vb_Int_Flag | | | | | Asserted during vertical no-display period every frame. | | | | | Write 0 to clear it. | | 14 | R/W | 0 | TCON1_Vb_Int_Flag | | | | | Asserted during vertical no-display period every frame. | | | | | Write 0 to clear it. | | 13 | R/W | 0 | TCON0_Line_Int_Flag | | | | | trigger when SYO match the current TCONO scan line | | | | | Write 0 to clear it. | | 12 | R/W | 0 | TCON1_Line_Int_Flag | | | | | trigger when SY1 match the current TCON1 scan line | | | | ) | Write 0 to clear it. | | 11 | R/W | 0 | TCON0_Tri_Finish_Int_Flag | | | | | trigger when CPU trigger mode finish | | | | | Write 0 to clear it. | |-----|-----|---|-----------------------------------------------------------------------| | 10 | R/W | 0 | TCON0_Tri_Counter_Int_Flag trigger when tri counter reache this value | | | | | Write 0 to clear it. | | 9 | R/W | 0 | TCON0_Tri_Underflow_Flag | | | | | only used in dsi video mode, tri when sync by dsi but not finish | | | | | Write 0 to clear it. | | 8:0 | / | / | | ### TCON\_GINT1\_REG | Offset | : 0x008 | | Register Name: TCON_GINT1_REG | |-----------|-----------|-----------|------------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:2<br>8 | 1 | / | 1 | | 0 | | | | | 27:1 | R/W | 0 | TCON0_Line_Int_Num | | 6 | | | scan line for TCONO line trigger(including inactive lines) | | | | | Setting it for the specified line for trigger0. | | | | | Note: SY0 is writable only when LINE_TRG0 disable. | | 15:1<br>2 | / | 1 | | | 11:0 | R/W | 0 | TCON1_Line_Int_Num | | | | | scan line for TCON1 line trigger(including inactive lines) | | | | | Setting it for the specified line for trigger 1. | | | | | Note: SY1 is writable only when LINE_TRG1 disable. | # TCON0\_FRM\_CTL\_REG | Offset: 0x010 | | | Register Name: TCON0_FRM_CTL_REG | |---------------|-----------|-----------|----------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31 | R/W | 0 | TCON0_Frm_En | |----------|-----|---|----------------------------| | | | | 0:disable | | | | | 1:enable | | 30:<br>7 | / | / | 1 | | | | | | | 6 | R/W | 0 | TCON0_Frm_Mode_R | | | | | 0: 6bit frm output | | | | | 1: 5bit frm output | | 5 | R/W | 0 | TCON0_Frm_Mode_G | | | | | 0: 6bit frm output | | | | | 1: 5bit frm output | | 4 | R/W | 0 | TCON0_Frm_Mode_B | | | | | 0: 6bit frm output | | | | | 1: 5bit frm output | | 3:2 | / | / | 1 | | 1:0 | R/W | 0 | TCON0_Frm_Test | | | | | 00: FRM | | | | | 01: half 5/6bit, half FRM | | | | | 10: half 8bit, half FRM | | | | | 11: half 8bit, half 5/6bit | # TCON0\_CTL\_REG | Offset: 0x040 | | | Register Name: TCON0_CTL_REG | |---------------|----------------|-----------------|--------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31 | R/W | 0 | TCON0_En 0: disable 1: enable Note: It executes at the beginning of the first blank line of TCON0 timing. | | 30:2 | / | / | / | |-----------|-----|---|--------------------------------------------------| | 9 | , | , | | | 28 | R/W | 0 | TCON0_Work_Mode | | | | | 0: normal | | | | | 1: dynamic freq | | 27:2<br>6 | / | / | | | 25:2 | R/W | 0 | TCON0_IF | | 4 | | | 00: HV(Sync+DE) | | | | | 01: 8080 I/F | | | | | 1x:reservd | | 23 | R/W | 0 | TCON0_RB_Swap | | | | | 0: default | | | | | 1: swap RED and BLUE data at FIFO1 | | 22 | / | 1 | 1 | | 21 | R/W | 0 | TCON0_FIFO1_Rst | | | | | Write 1 and then 0 at this bit will reset FIFO 1 | | | | | Note: 1 holding time must more than 1 DCLK | | 20:9 | / | / | 1 | | 8:4 | R/W | 0 | TCON0_Start_Delay | | | | | STA delay | | | | | NOTE: valid only when <b>TCON0_EN == 1</b> | | 3 | / | 1 | | | 2:0 | R/W | 0 | TCON0_SRC_SEL: | | | | | 000: DE0 | | | | | 001: reserved | | | | \ | 010: DMA RGBA888 input(FIFO1 enable) | | | | | 011: DMA RGB565 input(FIFO1 enable) | | | | | 100: Test Data all 0 | | | | | 101: Test Data all 1 | | | 1 | 1 | | | | 11x: reserved | |--|---------------------------------------------------------------------------------| | | when set as DMA RGBA888 input DMA Des Bus Width should be configured as "32bit" | | | when set as DMA RGB565 input DMA Des Bus Width should be configured as "16bit" | ### TCON0\_DCLK REG | Offset: 0x044 | | | Register Name: TCON0_DCLK REG | |---------------|----------------|-----------------|---------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/<br>Hex | Description | | 31:2 | R/W | 0 | TCON0_Dclk_En | | 8 | | | LCLK_EN[3:0] :TCON0 clock enable | | | | | 4'h0, | | | | | 'h4,4'h6,4'ha7:dclk_en=0;dclk1_en=0;dclk2_en=0;dclkm2_en=0; | | | | | 4'h1: dclk_en = 1; dclk1_en = 0; dclk2_en = 0; dclkm2_en = 0; | | | | | 4'h2: dclk_en = 1; dclk1_en = 0; dclk2_en = 0; dclkm2_en = 1; | | | | | 4'h3: dclk_en = 1; dclk1_en = 1; dclk2_en = 0; dclkm2_en = 0; | | | | | 4'h5: dclk_en = 1; dclk1_en = 0; dclk2_en = 1; dclkm2_en = 0; | | | | | 4'h8,4'h9,4'ha,4'hb,4'hc,4'hd,4'he,4'hf: | | | | | dclk_en = 1; | | | | | dclk1_en = 1; | | | | | dclk2_en = 1; | | | | | dclkm2_en = 1; | | 27:7 | / | 1/ | 1 | | 6:0 | R/W | 0 | TCON0_Dclk_Div | | | | | Tdclk = Tsclk * DCLKDIV | | | | | Note: | | | | | 1.if dclk1&dclk2 used,DCLKDIV >=6 | | | | | 2.if dclk only, DCLKDIV >=1 | # TCON0\_BASIC0\_REG | Offset: 0x048 | | | Register Name: TCON0_BASIC0_REG | |---------------|----------------|-----------------|---------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:2<br>8 | / | / | 1 | | 27:1<br>6 | R/W | 0 | TCON0_X Panel width is X+1 | | 15:1<br>2 | / | / | | | 11:0 | R/W | 0 | TCON0_Y Panel height is Y+1 | # TCON0\_BASIC1\_REG | Offset | : 0x04C | | Register Name: TCON0_BASIC1_REG | |-----------|----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31 | R/W | 0 | Reserved | | 30:2<br>9 | / | / | | | 28:1<br>6 | R/W | 0 | HT Thcycle = (HT+1) * Tdclk Computation 1) parallel:HT = X + BLANK Limitation: 1) parallel:HT >= (HBP +1) + (X+1) +2 2) serial 1: HT >= (HBP +1) + (X+1) *3+2 3) serial 2: HT >= (HBP +1) + (X+1) *3/2+2 | | 15:1<br>2 | / | | / | | 11:0 | R/W | 0 | НВР | | | horizontal back porch (in dclk) | |--|---------------------------------| | | Thbp = (HBP +1) * Tdclk | ### TCON0\_BASIC2\_REG | Offset: 0x050 | | | Register Name: TCON0_BASIC2_REG | |---------------|-----------|-----------|----------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:2<br>9 | / | / | | | 28:1 | R/W | 0 | VT | | 6 | | | TVT = (VT)/2 * Thsync | | | | | Note: VT/2 >= (VBP+1) + (Y+1) +2 | | 15:1 | / | / | 1 | | 2 | | | | | 11:0 | R/W | 0 | VBP Tvbp = (VBP +1) * Thsync | #### TCON0\_BASIC3\_REG | Offset: | : 0x054 | | Register Name: TCON0_BASIC3_REG | |-----------|----------------|-----------------|--------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:2<br>6 | / | 1 | | | 25:1<br>6 | R/W | 0 | HSPW Thspw = (HSPW+1) * Tdclk Note: HT> (HSPW+1) | | 15:1<br>0 | / | | / | | 9:0 | R/W | 0 | VSPW Tvspw = (VSPW+1) * Thsync Note: VT/2 > (VSPW+1) | # TCON0\_HV\_IF\_REG | Offset | : 0x058 | | Register Name: TCON0_HV_IF_REG | |--------|-----------|-----------|---------------------------------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:2 | R/W | 0 | HV_Mode | | 8 | | | 0000: 24bit/1cycle parallel mode | | | | | 1000: 8bit/3cycle RGB serial mode(RGB888) | | | | | 1010: 8bit/4cycle Dummy RGB(DRGB) | | | | | 1011: 8bit/4cycle RGB Dummy(RGBD) | | | | | 1100: 8bit/2cycle YUV serial mode(CCIR656) | | 27:2 | R/W | 0 | RGB888_SM0 | | 6 | | | serial RGB888 mode Output sequence at odd lines of the panel (line 1, 3, 5, 7) | | | | | 00: R→G→B | | | | | 01: B→R→G | | | | | 10: G→B→R | | | | | 11: R→G→B | | 25:2 | R/W | 0 | RGB888_SM1 | | 4 | | | serial RGB888 mode Output sequence at even lines of the panel (line 2, 4, 6, 8) | | | | Á | 00: R→G→B | | | | | 01: B→R→G | | | | | 10: G→B→R | | | | | 11: R→G→B | | 23:2 | R/W | 0 | YUV_SM | | 2 | | | serial YUV mode Output sequence 2-pixel-pair of every scan line | | | | | 00: YUYV | | | | | 01: YVYU | | | | | 10: UYVY | | |------|-----|---|------------------------------------------|--| | | | | 11: VYUY | | | 21:2 | R/W | 0 | YUV EAV/SAV F line delay | | | 0 | | | 0:F toggle right after active video line | | | | | | 1:delay 2 line(CCIR NTSC) | | | | | | 2:delay 3 line(CCIR PAL) | | | | | | 3:reserved | | | 19:0 | 1 | / | / | | # TCON0\_CPU\_IF\_REG | Offset | : 0x060 | | Register Name: TCON0_CPU_IF_REG | |-----------|----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:2<br>8 | R/W | 0 | CPU_Mode 0000: 18bit/256K mode 0010: 16bit mode0 0100: 16bit mode1 0110: 16bit mode2 1000: 16bit mode3 1010: 9bit mode 1100: 8bit 256K mode 1110: 8bit 65K mode xxx1: 24bit for DSI | | 27 | / | 1 | <b>Y</b> | | 26 | R/W | 0 | DA pin A1 value in 8080 mode auto/flash states | | 25 | R/W | 0 | CA pin A1 value in 8080 mode WR/RD execute | | 24 | / | / | / | | | 1 | 1 | | |-----------|-----|---|----------------------------------------------------------------------------------------------------------------------------| | 23 | R | 0 | Wr_Flag | | | | | 0:write operation is finishing | | | | | 1:write operation is pending | | 22 | R | 0 | Rd_Flag | | | | | 0:read operation is finishing | | | | | 1:read operation is pending | | 21:1<br>8 | / | / | | | 17 | R/W | 0 | AUTO | | | | | auto Transfer Mode: | | | | | If it's 1, all the valid data during this frame are write to panel. | | | | | Note: This bit is sampled by Vsync | | 16 | R/W | 0 | FLUSH | | | | | direct transfer mode: | | | | | If it's enabled, FIFO1 is regardless of the HV timing, pixels data keep being transferred unless the input FIFO was empty. | | | | | Data output rate control by DCLK. | | 15:6 | / | / | 1 | | 5:4 | R/W | 0 | Trigger_Sync_Mode | | | | | 0: start frame flush immediately by bit1. | | | | | 1: start frame flush sync to TE PIN. rising by bit1. | | | | | 2. start frame flush sync to TE PIN. falling by bit1. | | | | | when set as 1 or 2, io0 is map as TE input. | | 3 | R/W | 0 | Trigger_FIFO_Bist_En | | | | | 0: disable | | | | | 1: enable | | | | | Entry addr is 0xFF8 | | 2 | R/W | 0 | Trigger_FIFO_En | | | | | 0:enable | | | | | 1:disable | | | | | | | 1 | R/W | 0 | Trigger_Start | |---|-----|---|---------------------------------------------------------------| | | | | write '1' to start a frame flush, write'0' has no effect. | | | | | this flag indicated frame flush is running | | | | | software must make sure write '1' only when this flag is '0'. | | 0 | R/W | 0 | Trigger_En | | | | | 0: trigger mode disable | | | | | 1: trigger mode enable | ### TCON0\_CPU\_WR\_REG | Offset | : 0x064 | | Register Name: TCON0_CPU_WR_REG | |--------|-----------|-----------|--------------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:2 | / | / | 1 | | 4 | | | | | 23:0 | W | 0 | Data_Wr | | | | | data write on 8080 bus, launch a write operation on 8080 bus | # TCON0\_CPU\_RD0\_REG | Offset | : 0x068 | | Register Name: TCON0_CPU_RD0_REG | |-----------|----------------|-----------------|-------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:2<br>4 | / | 1 | | | 23:0 | R | | Data_Rd0 data read on 8080 bus, launch a new read operation on 8080 bus | # TCON0\_CPU\_RD1\_REG | Offset | Offset: 0x06C | | Register Name: TCON0_CPU_RD1_REG | |--------|---------------|-----------|----------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:2 | / | / | / | |------|---|---|----------------------------------------------------------------------| | 4 | | | | | 23:0 | R | / | Data_Rd1 data read on 8080 bus, without a new read operation on 8080 | | | | | bus | ### TCON0\_LVDS\_IF\_REG | Offset | :: 0x084 | | Register Name: TCON0_LVDS_IF_REG | |--------|----------------|-----------------|-------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31 | R/W | 0 | TCON0_LVDS_En 0: disable 1: enable | | 30 | R/W | 0 | TCONO_LVDS_Link_Sel 0: single link 1: dual link | | 29 | R/W | 0 | TCON0_LVDS_Even_Odd_Dir 0: normal 1: reverse | | 28 | R/W | 0 | TCONO_LVDS_Dir 1: normal 2: reverse NOTE: LVDS direction | | 27 | R/W | 0 | TCON0_LVDS_Mode 0: NS mode 1: JEIDA mode | | 26 | R/W | 0 | TCON0_LVDS_BitWidth 0: 24bit 1: 18bit | | 25:2 | R/W | 0 | / | | 4 | | | | |------|-----|---|-------------------------| | 23 | R/W | 0 | TCON0_LVDS_Correct_Mode | | | | | 0: mode0 | | | | | 1: mode1 | | 22:2 | 1 | / | 1 | | 1 | | | | | 20 | R/W | 0 | TCON0_LVDS_Clk_Sel | | | | | 0: MIPI PLL | | | | | 1: TCON0 CLK | | 19:0 | / | / | 1 | # TCON0\_IO\_POL\_REG | Offset: | : 0x088 | | Register Name: TCONO_IO_POL_REG | |---------|-----------|-----------|-----------------------------------------------------| | | | | | | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31 | R/W | 0 | IO_Output_Sel | | | | | 0: normal output | | | | | 1: register output | | | | | when set as '1', d[23:0], io0, io1,io3 sync to dclk | | 30:2 | R/W | 0 | DCLK_Sel | | 8 | | | 000: used DCLK0(normal phase offset) | | | | | 001: used DCLK1(1/3 phase offset) | | | | | 010: used DCLK2(2/3 phase offset) | | | | | 101: DCLK0/2 phase 0 | | | | | 100: DCLK0/2 phase 90 | | | | | reserved | | 27 | R/W | 0 | IO3_Inv | | | | | 0: not invert | | | | | 1: invert | | 26 | R/W | 0 | IO2_Inv | |------|-----|---|--------------------------------------------------------------| | | | | 0: not invert | | | | | 1: invert | | 25 | R/W | 0 | IO1_Inv | | | | | 0: not invert | | | | | 1: invert | | 24 | R/W | 0 | IO0_Inv | | | | | 0: not invert | | | | | 1: invert | | 23:0 | R/W | 0 | Data_Inv | | | | | TCONO output port D[23:0] polarity control, with independent | | | | | bit control: | | | | | Os: normal polarity | | | | | 1s: invert the specify output | # TCON0\_IO\_TRI\_REG | Offset | 0x08C | | Register Name: TCON0_IO_TRI_REG | |-----------|-----------|-----------|---------------------------------| | Bit | Read/Writ | Default/H | Description | | | e | ex | | | 31:2<br>9 | / | 1 | | | 28 | / | 1 | RGB_Endian | | | | | 0: normal | | | | | 1: bits_invert | | 27 | R/W | 1 | IO3_Output_Tri_En | | | | | 1: disable | | | | | 0: enable | | 26 | R/W | 1 | IO2_Output_Tri_En | | | | | 1: disable | | | | | 0: enable | | 25 | R/W | 1 | IO1_Output_Tri_En | |------|-----|----------|------------------------------------------------------------------------| | | | | 1: disable | | | | | 0: enable | | 24 | R/W | 1 | IO0_Output_Tri_En | | | | | 1: disable | | | | | 0: enable | | 23:0 | R/W | OxFFFFFF | Data_Output_Tri_En | | | | | TCONO output port D[23:0] output enable, with independent bit control: | | | | | 1s: disable | | | | | Os: enable | # TCON\_ECC\_FIFO\_REG | Offset | : 0x0F8 | | Register Name: TCON_ECC_FIFO_REG | |-----------|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31 | R/W | / | ECC_FIFO_BIST_EN 0: disable 1: enable | | 30 | R/W | / | ECC_FIFO_ERR_FLAG | | 29:2<br>4 | / | / / | | | 23:1<br>6 | R/W | | ECC_FIFO_ERR_BITS | | 15:9 | / | 1 | <b>Y</b> | | 8 | R/W | | ECC_FIFO_BLANK_EN 0: disable ecc function in blanking 1: enable ecc function in blanking ECC function is tent to trigged in blanking area at hv mode, set '0' when in hv mode | | 7:0 | R/W | / | ECC_FIFO_SETTING | |-----|-----|---|--------------------------------| | | | | Note: bit3 0 enable, 1 disable | ### TCON\_CEU\_CTL\_REG | Offse | et: 0x100 | | Register Name: TCON_CEU_CTL_REG | |----------|----------------|-----------------|---------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31 | R/W | 0 | CEU_en 0: bypass 1: enable | | 30:<br>0 | / | / | 1 | #### TCON\_CEU\_COEF\_MUL\_REG | Offset: 0x110+N*0x04 | | | Register Name: TCON_CEU_COEF_MUL_REG | |----------------------|----------------|-----------|---------------------------------------| | (N=0,1 | ,2,4,5,6,8,9,1 | .0) | | | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:1 | / | / | / | | 3 | | | | | 12:0 | R/W | 0 | CEU_Coef_Mul_Value | | | | | signed 13bit value, range of (-16,16) | | | | | N=0: Rr | | | | | N=1: Rg | | | | | N=2: Rb | | | | | N=4: Gr | | | | | N=5: Gg | | | | | N=6: Gb | | | | | N=8: Br | | | | | N=9: Bg | | | N=10: Bb | |--|----------| | | | | | | # TCON\_CEU\_COEF\_ADD\_REG | Offset: 0x11C+N*0x10 | | | Register Name: TCON_CEU_COEF_ADD_REG | |----------------------|-----------|-----------|----------------------------------------------| | (N=0,1 | .,2) | | | | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:1 | / | / | 1 | | 9 | | | | | 18:0 | R/W | 0 | CEU_Coef_Add_Value | | | | | signed 19bit value, range of (-16384, 16384) | | | | | N=0: Rc | | | | | N=1: Gc | | | | | N=2: Bc | # TCON\_CEU\_COEF\_RANG\_REG | Offset: 0x140+N*0x04 | | | Register Name: TCON_CEU_COEF_RANG_REG | |----------------------|-----------|-----------|---------------------------------------| | (N=0,1 | .,2) | | | | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:2 | / | 1 | 1 | | 4 | | | | | 23:1 | R/W | 0 | CEU_Coef _Range_Min | | 6 | | | unsigned 8bit value, range of [0,255] | | 15:8 | / | 1 | | | 7:0 | R/W | 0 | CEU Coef _Range_Max | | | | | unsigned 8bit value, range of [0,255] | # TCON0\_CPU\_TRIO\_REG | Offset: 0x160 | | | Register Name: TCON0_CPU_TRI0_REG | |---------------|-----------|-----------|-----------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:2 | / | / | 1 | | 8 | | | | | 27:1 | R/W | 0 | Block_Space | | 6 | | | should be set >20*pixel_cycle | | 15:1<br>2 | / | / | | | 11:0 | R/W | 0 | Block_Size | # TCON0\_CPU\_TRI1\_REG | Offset: 0x164 | | | Register Name: TCON0_CPU_TRI1_REG | |---------------|-----------|-----------|-----------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:1 | R | 0 | Block_Current_Num | | 6 | | | | | 15:0 | R/W | 0 | Block_Num | | | | | $\langle \rangle$ | ### TCON0\_CPU\_TRI2\_REG | Offset | Offset: 0x168 | | Register Name: TCON0_CPU_TRI2_REG | |--------|---------------|-----------|------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:1 | R/W | 0x20 | Start_Delay | | 6 | | | Tdly = (Start_Delay +1) * be_clk*8 | | 15 | R/W | 0 | Trans_Start_Mode | | | | | 0: ecc_FIFO+tri_FIFO | | | | | 1: tri_FIFO | |------|-----|---|-----------------| | 14:1 | R/W | 0 | Sync_Mode | | 3 | | | Ox: auto | | | | | 10: 0 | | | | | 11: 1 | | 12:0 | R/W | 0 | Trans_Start_Set | # TCON0\_CPU\_TRI3\_REG | Offset | : 0x16C | | Register Name: TCON0_CPU_TRI3_REG | |-----------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:3<br>0 | / | / | | | 29:2<br>8 | R/W | 0 | Tri_Int_Mode 00: disable 01: counter mode 10: te rising mode 11: te falling mode when set as 01, Tri_Counter_Int occur in cycle of (Count_N+1)×(Count_M+1)×4 dclk. when set as 10 or 11, io0 is map as TE input. | | 27:2<br>4 | / | / | | | 23:8 | R/W | 0 | Counter_N | | 7:0 | R/W | 0 | Counter_M | # TCON\_CMAP\_CTL\_REG | Offset: 0x180 | Register Name: TCON_CMAP_CTL_REG | | |---------------|----------------------------------|--| | | | | | Bit | Read/Writ | Default/H | Description | |-----|-----------|-----------|------------------------------------------------------| | | е | ex | | | 31 | R/W | 0 | Color_Map_En | | | | | 0: bypass | | | | | 1: enable | | | | | This module only work when X is divided by 4 | | 30: | / | / | / | | 1 | | | | | 0 | R/W | 0 | Out_Format | | | | | 0: 4 pixel output mode: Out0 -> Out1 -> Out2 -> Out3 | | | | | 1: 2 pixel output mode: Out0 -> Out1 | # TCON\_CMAP\_ODDO\_REG | Offset | : 0x190 | | Register Name: TCON_CMAP_ODD0_REG | |-----------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:1<br>6 | R/W | 0 | Out_Odd1 | | 15:0 | R/W | 0 | Out_Odd0 bit15-12: Reserved bit11-08: Out_Odd0[23:16] bit07-04: Out_Odd0[15:8] bit03-00: Out_Odd0[7:0] 0x0: in_b0 0x1: in_g0 | | | | | 0x2: in_r0 0x3: reserved 0x4: in_b1 0x5: in_g1 0x6: in_r1 | | | 0x7: reservd | | |--|---------------|---| | | 0x8: in_b2 | | | | 0x9: in_g2 | | | | 0xa: in_r2 | | | | 0xb: reserved | | | | 0xc: in_b3 | | | | 0xd: in_g3 | | | | 0xe: in_r3 | | | | 0xf: reserved | X | ### TCON\_CMAP\_ODD1\_REG | Offset | : 0x194 | | Register Name: TCON_CMAP_ODD1_REG | |--------|-----------|-----------|-----------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:1 | R/W | 0 | Out_Odd3 | | 6 | | | | | 15:0 | R/W | 0 | Out_Odd2 | ### TCON\_CMAP\_EVENO\_REG | Offset: 0x198 | | | Register Name: TCON_CMAP_EVENO_REG | |---------------|-----------|-----------|------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:1 | R/W | 0 | Out_Even1 | | 6 | | | | | 15:0 | R/W | 0 | Out_Even0 | # TCON\_CMAP\_ EVEN1\_REG | Offset: 0x19C | | ) | Register Name: TCON_CMAP_ EVEN1_REG | |---------------|----------------|-----------------|-------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:1<br>6 | R/W | 0 | Out_Even3 | |-----------|-----|---|-----------| | 15:0 | R/W | 0 | Out_Even2 | # TCON\_SAFE\_PERIOD\_REG | Offset | : 0x1F0 | | Register Name: TCON_SAFE_PERIOD_REG | |-----------|----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:2<br>9 | / | / | | | 28:1<br>6 | R/W | 0 | Safe_Period_FIFO_Num | | 15:2 | / | / | / | | 1:0 | R/W | 0 | Safe_Period_Mode 0: unsafe 1: safe 2: safe at ecc_FIFO_curr_num > safe_period_FIFO_num 3: safe at 2 and safe at sync active | ### TCON\_MUX\_CTL\_REG | Offset | : 0x200 | | Register Name: TCON_MUX_CTL_REG | |--------|----------------|-----------------|------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:2 | / | | | | 1:0 | R/W | 0 | MIPI_DSI_OUTPUT_SRC 00: LCDC0 TCON0 01: LCDC1 TCON0 1x: close(clock gate) | # TCON0\_LVDS\_ANA0\_REG | channel clock of LVDS_tx0 23:2 R/W 0 lvds0_en_drv enable all circuits working when transmitting the data in channel<3:0> of LVDS_tx0 19 / / / 18:1 R/W 0 lvds0_reg_c adjust current flowing through Rload of Rx to change the differential signals amplitude 0:250mV 1:300mV 2:350mV 3:400mV 16 R/W 0 lvds0_reg_denc choose data output or PLL test clock output in LVDS_tx 15:1 R/W 0 lvds0_reg_den choose data output or PLL test clock output in LVDS_tx 11:1 / / / 0 lvds0_reg_v | Offset | : 0x220 | | Register Name: TCON0_LVDS_ANA0_REG | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------|---|-----------------------------------------------------------------------------------------------------------------------------| | enable the bias circuit of the LVDS_Ana module R/W | Bit | | | Description | | 30 R/W 0 Ivds0_en_Ido 29:2 / / / / 5 24 R/W 0 Ivds0_en_drvc enable all circuits working when transmitting the data in channel clock of LVDS_tx0 23:2 R/W 0 Ivds0_en_drv 0 enable all circuits working when transmitting the data in channel<3:0> of LVDS_tx0 19 / / / 18:1 R/W 0 Ivds0_reg_c adjust current flowing through Rload of Rx to change the differential signals amplitude 0:250mV 1:300mV 2:350mV 3:400mV 16 R/W 0 Ivds0_reg_denc choose data output or PLL test clock output in LVDS_tx 15:1 R/W 0 Ivds0_reg_den choose data output or PLL test clock output in LVDS_tx 11:1 / / / 0 P:8 R/W 0 Ivds0_reg_v | 31 | R/W | 0 | | | 5 R/W 0 Ivds0_en_drvc enable all circuits working when transmitting the data in channel clock of LVDS_tx0 23:2 R/W 0 Ivds0_en_drv enable all circuits working when transmitting the data in channel<3:0> of LVDS_tx0 19 | 30 | R/W | 0 | _ | | enable all circuits working when transmitting the data in channel clock of LVDS_tx0 19 | | / | / | | | enable all circuits working when transmitting the data in channel<3:0> of LVDS_tx0 19 / / / 18:1 R/W 0 lvds0_reg_c 7 adjust current flowing through Rload of Rx to change the differential signals amplitude 0:250mV 1:300mV 2:350mV 3:400mV 16 R/W 0 lvds0_reg_denc choose data output or PLL test clock output in LVDS_tx 15:1 R/W 0 lvds0_reg_den choose data output or PLL test clock output in LVDS_tx 11:1 / / / 0 lvds0_reg_v | 24 | R/W | 0 | enable all circuits working when transmitting the data in | | 18:1 R/W 0 lvds0_reg_c adjust current flowing through Rload of Rx to change the differential signals amplitude 0:250mV 1:300mV 2:350mV 3:400mV 16 R/W 0 lvds0_reg_denc choose data output or PLL test clock output in LVDS_tx 15:1 R/W 0 lvds0_reg_den choose data output or PLL test clock output in LVDS_tx 11:1 / / / 0 lvds0_reg_v | | R/W | 0 | enable all circuits working when transmitting the data in | | adjust current flowing through Rload of Rx to change the differential signals amplitude 0:250mV 1:300mV 2:350mV 3:400mV 16 R/W 0 Ivds0_reg_denc choose data output or PLL test clock output in LVDS_tx 15:1 R/W 0 Ivds0_reg_den choose data output or PLL test clock output in LVDS_tx 11:1 / / / 9:8 R/W 0 Ivds0_reg_v | 19 | / | / | | | choose data output or PLL test clock output in LVDS_tx 15:1 R/W | 7 | | 0 | adjust current flowing through Rload of Rx to change the differential signals amplitude 0:250mV 1:300mV 2:350mV 3:400mV | | choose data output or PLL test clock output in LVDS_tx 11:1 / / 0 lvds0_reg_v | 16 | R/W | 0 | | | 9:8 R/W 0 Ivds0_reg_v | | R/W | 0 | | | | | | / | / | | I I adjust common mode voltage of the differential signals in five | 9:8 | R/W | 0 | lvds0_reg_v adjust common mode voltage of the differential signals in five | | | | | channels | |-----|-----|---|-----------------------------------------------------------------| | 7:6 | / | / | / | | 5:4 | R/W | 0 | lvds0_reg_pd | | | | | fine adjust the slew rate of output data | | 3:2 | / | / | 1 | | 1 | R/W | 0 | lvds0_reg_pwslv | | | | | adjust voltage amplitude of low power in LVDS_Ana | | 0 | R/W | 0 | lvds0_reg_pwsmb | | | | | adjust voltage amplitude of mbias voltage reference in LVDS_Ana | # TCON0\_LVDS\_ANA1\_REG | Offset | : 0x224 | | Register Name: TCON0_LVDS_ANA1_REG | |-----------|----------------|-----------------|------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31 | R/W | 0 | lvds1_en_mb | | 30 | R/W | 0 | lvds1_en_ldo | | 29:2<br>5 | / | / | 1 | | 24 | R/W | 0 | lvds1_en_drvc | | 23:2<br>0 | R/W | 0 | lvds1_en_drv | | 19 | / | / | | | 18:1<br>7 | R/W | 0 | lvds1_reg_c | | 16 | R/W | 0 | lvds1_reg_denc | | 15:1<br>2 | R/W | 0 | lvds1_reg_den | | 11:1<br>0 | | / | / | | 9:8 | R/W | 0 | lvds1_reg_v | | | | | | | 7:6 | / | / | / | |-----|-----|---|-----------------| | 5:4 | R/W | 0 | lvds1_reg_pd | | 3:2 | / | / | / | | 1 | R/W | 0 | lvds1_reg_pwslv | | 0 | R/W | 0 | lvds1_reg_pwsmb | #### TCON1\_FILL\_CTL\_REG | Offse | et: 0x300 | | Register Name: TCON1_FILL_CTL_REG | |----------|----------------|-----------------|-----------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31 | R/W | 0 | TCON1_Fill_En | | | | | 0: bypass 1: enable | | 30:<br>0 | / | / | | ### TCON1\_FILL\_BEGIN\_REG | Offset | : 0x304+N*0x | (OC | Register Name: TCON1_FILL_BEGIN_REG | |--------|--------------|-----------|-------------------------------------| | (N=0,1 | .,2) | | | | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:2 | / | 1 | 1 | | 4 | | | | | 23:0 | R/W | 0 | Fill_Begin | ### TCON1\_FILL\_END\_REG | Offset | : 0x308+N*0x | OC. | Register Name: TCON1_FILL_END_REG | |--------|--------------|-----------|-----------------------------------| | (N=0,1 | .,2) | | | | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:2<br>4 | / | / | / | |-----------|-----|---|----------| | 23:0 | R/W | 0 | Fill_End | # TCON1\_FILL\_DATA\_REG | Offset | : 0x30C+N*0x | «ОС | Register Name: TCON1_FILL_DATA_REG | |--------|--------------|-----------|------------------------------------| | (N=0,1 | .,2) | | | | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:2 | / | / | 1 | | 4 | | | | | 23:0 | R/W | 0 | Fill_Value | # 5.2.6 Control Signal and Data Port Mapping | | | Sync R | GB | | | | CPU/I | 80 Inte | rface | | | | LVDS Interface | |------|-------|-------------|---------------|-----|-------------|-------------|--------------------|--------------------|---------------------|-----|---------------------|-----|----------------| | PD | I/F | Para<br>RGB | Serial<br>RGB | | | CCIR<br>656 | Para<br>RGB<br>666 | Para<br>RGB<br>565 | Seria<br>RGB<br>666 | al | Seria<br>RGB<br>565 | al | Sing Link | | | Cycle | | 1st | 2nd | 3rd | | | | 1st | 2nd | 1st | 2nd | | | PD27 | 100 | VSYNC | | | | I | CS | | | A | | | D3N | | PD26 | IO1 | HSYNC | | | | | RD | | | | | Y | D3P | | PD25 | 103 | DE | | | | | RS | | . ( | | | | CKN | | PD24 | 102 | DCLK | | | | | WR | | | | 7 | | СКР | | PD23 | D23 | R5 | | | | | R5 | R4 | | | | | D2N | | PD22 | D22 | R4 | | | | | R4 | R3 | | | | | D2P | | PD21 | D21 | R3 | | | | | R3 | R2 | 7 | | | | D1N | | PD20 | D20 | R2 | | | | | R2 | R1 | | | | | D1P | | PD19 | D19 | R1 | | | | | R1 | RO | | | | | DON | | PD18 | D18 | R0 | | | 7 | | R0 | G5 | | | | | D0P | | PD15 | D15 | G5 | | | | | G5 | G4 | | | | | | | PD14 | D14 | G4 | | Z | <b>&gt;</b> | 7 | G4 | G3 | | | | | | | PD13 | D13 | G3 | | | | | G3 | | | | | | | | PD12 | D12 | G2 | D17 | D27 | D37 | D7 | G2 | G2 | R5 | G2 | R4 | G2 | | | PD11 | D11 | G1 | D16 | D26 | D36 | D6 | G1 | G1 | R4 | G1 | R3 | G1 | | | PD10 | D10 | G0 | D15 | D25 | D35 | D5 | G0 | G0 | R3 | G0 | R2 | G0 | | | PD7 | D7 | B5 | D14 | D24 | D34 | D4 | B5 | B4 | R2 | B5 | R1 | B4 | | | PD6 | D6 | B4 | D13 | D23 | D33 | D3 | B4 | В3 | R1 | B4 | RO | В3 | | | PD5 | D5 | В3 | D12 | D22 | D32 | D2 | В3 | B2 | R0 | В3 | G5 | B2 | | | PD4 | D4 | B2 | D11 | D21 | D31 | D1 | B2 | B1 | G5 | B2 | G4 | B1 | | | PD3 | D3 | B1 | D10 | D20 | D30 | D0 | B1 | В0 | G4 | B1 | G3 | В0 | | | PD2 D2 B0 | |---------------| | | # 5.3 Display Engine Front-End #### 5.3.1 Overview The display engine front-end (DEFE) provides image resizing function for display engine. It receives data from memory bus, performs the image resizing function, and outputs to display engine back-end or memory. The DEFE can receive most of YUV and RGB data formats, and then converts to RGB888 for display. It also can function as a format converter through the memory-to-memory path. Horizontal and vertical direction scaling are implemented independently. #### The DEFE features: - Supported input format: YUV444/YUV420/YUV422/YUV411/ARGB8888 - Support Planar/Interleaved/non-tile-based UV combined/tile-based UV combined - Support input and output size from 8x4 to 8192x8192 - Support 32-phase 4-tap horizontal and vertical anti-alias filter with coefficient programmable - Support point-to-point display size up to 1366 pixel/line ## 5.3.2 DEFE Block Diagram DEFE Block Diagram # **5.3.3 DEFE Register List** | Module Name | Base Address | | |-------------|--------------|--| | DEFE | 0x01e00000 | | | Register Name | Offset | Description | |---------------------|--------|----------------------------------------------| | Register Mairie | Oliset | Description | | DEFE_EN_REG | 0x0000 | DEFE Module Enable Register | | DEFE_FRM_CTRL_REG | 0x0004 | DEFE Frame Process Control Register | | DEFE_BYPASS_REG | 0x0008 | DEFE CSC By-Pass Register | | DEFE_AGTH_SEL_REG | 0x000C | DEFE Algorithm Selection Register | | DEFE_LINT_CTRL_REG | 0x0010 | DEFE Line Interrupt Control Register | | DEFE_BUF_ADDRO_REG | 0x0020 | DEFE Input Channel O Buffer Address Register | | DEFE_BUF_ADDR1_REG | 0x0024 | DEFE Input Channel 1 Buffer Address Register | | DEFE_BUF_ADDR1_REG | 0x0028 | DEFE Input Channel 2 Buffer Address Register | | DEFE_FIELD_CTRL_REG | 0x002C | DEFE Field Sequence Register | | DEFE_TB_OFFO_REG | 0x0030 | DEFE Channel 0 Tile-Based Offset Register | | DEFE_TB_OFF1_REG | 0x0034 | DEFE Channel 1 Tile-Based Offset Register | | DEFE_TB_OFF2_REG | 0x0038 | DEFE Channel 2 Tile-Based Offset Register | | DEFE_LINESTRDO_REG | 0x0040 | DEFE Channel O Line Stride Register | | DEFE_LINESTRD1_REG | 0x0044 | DEFE Channel 1 Line Stride Register | | DEFE_LINESTRD2_REG | 0x0048 | DEFE Channel 2 Line Stride Register | | DEFE_INPUT_FMT_REG | 0x004C | DEFE Input Format Register | | DEFE_WB_ADDR_REG | 0x0050 | DEFE Write Back Address Register | | DEFE_OUTPUT_FMT_REG | 0x005C | DEFE Output Format Register | | DEFE_INT_EN_REG | 0x0060 | DEFE Interrupt Enable Register | | DEFE_INT_STATUS_REG | 0x0064 | DEFE Interrupt Status Register | | DEFE_STATUS_REG | 0x0068 | DEFE Status Register | | DEFE_CSC_COEF00_REG | 0x0070 | DEFE CSC Coefficient 00 Register | | | I | | | DEFE_CSC_COEF01_REG | 0x0074 | DEFE CSC Coefficient 01 Register | |-------------------------|--------|--------------------------------------------------| | DEFE_CSC_COEF02_REG | 0x0078 | DEFE CSC Coefficient 02 Register | | DEFE_CSC_COEF03_REG | 0x007C | DEFE CSC Coefficient 03 Register | | DEFE_CSC_COEF10_REG | 0x0080 | DEFE CSC Coefficient 10 Register | | DEFE_CSC_COEF11_REG | 0x0084 | DEFE CSC Coefficient 11 Register | | DEFE_CSC_COEF12_REG | 0x0088 | DEFE CSC Coefficient 12 Register | | DEFE_CSC_COEF13_REG | 0x008C | DEFE CSC Coefficient 13 Register | | DEFE_CSC_COEF20_REG | 0x0090 | DEFE CSC Coefficient 20 Register | | DEFE_CSC_COEF21_REG | 0x0094 | DEFE CSC Coefficient 21 Register | | DEFE_CSC_COEF22_REG | 0x0098 | DEFE CSC Coefficient 22 Register | | DEFE_CSC_COEF23_REG | 0x009C | DEFE CSC Coefficient 23 Register | | DEFE_WB_LINESTRD_EN_REG | 0x00D0 | DEFE Write Back Line Stride Enable Register | | DEFE_WB_LINESTRD_REG | 0x00D4 | DEFE Write Back Channel 3 Line Stride Register | | DEFE_CHO_INSIZE_REG | 0x0100 | DEFE Channel 0 Input Size Register | | DEFE_CHO_OUTSIZE_REG | 0x0104 | DEFE Channel 0 Output Size Register | | DEFE_CHO_HORZFACT_REG | 0x0108 | DEFE Channel 0 Horizontal Factor Register | | DEFE_CHO_VERTFACT_REG | 0x010C | DEFE Channel 0 Vertical Factor Register | | DEFE_CHO_HORZPHASE_REG | 0x0110 | DEFE Channel O Horizontal Initial Phase Register | | DEFE_CHO_VERTPHASEO_REG | 0x0114 | DEFE Channel 0 Vertical Initial Phase 0 Register | | DEFE_CHO_VERTPHASE1_REG | 0x0118 | DEFE Channel 0 Vertical Initial Phase 1 Register | | DEFE_CHO_HORZTAP_REG | 0x0120 | DEFE Channel 0 Horizontal Tap Offset Register | | DEFE_CHO_VERTTAP_REG | 0x0128 | DEFE Channel 0 Vertical Tap Offset Register | | DEFE_CH1_INSIZE_REG | 0x0200 | DEFE Channel 1 Input Size Register | | DEFE_CH1_OUTSIZE_REG | 0x0204 | DEFE Channel 1 Output Size Register | | DEFE_CH1_HORZFACT_REG | 0x0208 | DEFE Channel 1 Horizontal Factor Register | | DEFE_CH1_VERTFACT_REG | 0x020C | DEFE Channel 1 Vertical Factor Register | | DEFE_CH1_HORZPHASE_REG | 0x0210 | DEFE Channel 1 Horizontal Initial Phase Register | | DEFE_CH1_VERTPHASEO_REG | 0x0214 | DEFE Channel 1 Vertical Initial Phase 0 Register | | DEFE_CH1_VERTPHASE1_REG | 0x0218 | DEFE Channel 1 Vertical Initial Phase 1 Register | |-------------------------|-----------|--------------------------------------------------| | DEFE_CH1_HORZTAP_REG | 0x0220 | DEFE Channel 1 Horizontal Tap Offset Register | | DEFE_CH1_VERTTAP_REG | 0x0228 | DEFE Channel 1 Vertical Tap Offset Register | | DEFE_CH0_HORZCOEF_REGN | 0x0400+N* | DEFE Channel 0 Horizontal Filter Coefficient | | | 4 | Register N=0:31 | | DEFE_CH0_VERTCOEF_REGN | 0x0500+N* | DEFE Channel 0 Vertical Filter Coefficient | | | 4 | Register N=0:31 | | DEFE_CH1_HORZCOEF_REGN | 0x0600+N* | DEFE Channel 1 Horizontal Filter Coefficient | | | 4 | Register N=0:31 | | DEFE_CH1_VERTCOEF_REGN | 0x0700+N* | DEFE Channel 1 Vertical Filter Coefficient | | | 4 | Register N=0:31 | ## **5.3.4 DEFE Register Description** #### DEFE\_EN\_REG | Offse | et: 0x0 | | Register Name: DEFE_EN_REG | |-------|-----------|-----------|------------------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31: | / | / | 1 | | 1 | | | | | 0 | R/W | 0x0 | EN | | | | | DEFE enable | | | | | 0: Disable | | | | | 1: Enable | | | | | When DEFE enable bit is disabled, the clock of DEFE module will | | | | | be disabled | | | | | If this bit is transition from 0 to 1, the frame process control | | | | | register and the interrupt enable register will be initiated to | | | | | default value, and the state machine of the module is reset | ## DEFE\_FRM\_CTRL\_REG | Offset | :: 0x4 | | Register Name: DEFE_FRM_CTRL_REG | |-----------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:2<br>4 | / | 1 | | | 23 | R/W | 0x0 | COEF_ACCESS_CTRL Fir coef ram access control 0: CPU doesn't access fir coef ram 1: CPU will access fir coef ram This bit will be set to 1 before CPU access fir coef ram | | 22:1<br>7 | / | / | / | | 16 | R/W | 0x0 | FRM_START | |-----------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | Frame start & reset control | | | | | 0: reset | | | | | 1: start | | | | | | | | | | If the bit is written to zero, the whole state machine and data paths of DEFE module will be reset. | | | | | When the bit is written to 1, DEFE will start a new frame process. | | 15:1<br>2 | / | / | 1 | | 11 | R/W | 0x0 | OUT_CTRL | | | | | DEFE output control | | | | | 0: enable DEFE output to DEBE | | | | | 1: disable DEFE output to DEBE | | | | | | | | | | If DEFE write back function is enabled, DEFE output to DEBE isn't recommended. | | 10:3 | / | / | 1 | | 2 | R/W | 0x0 | WB_EN | | | | | Write back enable | | | | | 0: Disable | | | | | 1: Enable | | | | | | | | | | If output to DEBE is enabled, the writing back process will start when write back enable bit is set and a new frame processing begins. The bit will be self-cleared when writing-back frame | | | | | process starts. | | 1 | / | / | | | 0 | R/W | 0x0 | REG_RDY_EN | | | | | Register ready enable | | | 0: not ready | |--|------------------------------------------------------------------| | | 1: registers configuration ready | | | | | | As same as filter coefficients configuration, in order to ensure | | | the display is correct, the correlative display configuration | | | registers are buffered too, the programmer also can change | | | the value of correlative registers in any time. When the | | | registers setting is finished, the programmer should set the bit | | | if the programmer need the new configuration in next scaling | | | frame. | | | When the new frame start, the bit will also be self-cleared. | #### DEFE\_BYPASS\_REG | Offse | t: 0x8 | | Register Name: DEFE_BYPASS_REG | |-------|-----------|-----------|---------------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31: | / | / | 1 | | 2 | | | | | 1 | R/W | 0x0 | CSC_BYPASS_EN | | | | | CSC by-pass enable | | | | | 0: CSC enable | | | | | 1: CSC will be by-passed | | | | | | | | | | Actually, in order ensure the module working be correct, This | | | | | bit only can be set when input data format is the same as | | | | | output data format (both YUV or both RGB) | | | | | | | 0 | 1 | 1 | | # DEFE\_AGTH\_SEL\_REG | Offset: 0xC | | ) | Register Name: DEFE_AGTH_SEL_REG | |-------------|----------------|-----------------|----------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31: | / | / | / | | 9 | | | | |-----|-----|-----|-----------------------------------| | 8 | R/W | 0x0 | LINEBUF_AGTH | | | | | DEFE line buffer algorithm select | | | | | 0: horizontal filtered result | | | | | 1: original data | | 7:0 | / | / | | ## DEFE\_LINT\_CTRL\_REG | Offset | Offset: 0x10 | | Register Name: DEFE_LINT_CTRL_REG | |--------|--------------|-----------|----------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:2 | / | / | 1 | | 8 | | | | | 27:1 | R | 0x0 | CURRENT_LINE | | 6 | | | | | 15 | R/W | 0x0 | FIELD_SEL | | | | | Field select | | | | | 0: each field | | | | | 1: end field(field counter in reg0x2c) | | 14:1 | / | / | 1 | | 3 | | | ( ) Y | | 12:0 | R/W | 0x0 | TRIG_LINE | | | | | Trigger line number of line interrupt | ## DEFE\_BUF\_ADDRO\_REG | Offset: 0x20 | | | Register Name: DEFE_BUF_ADDR0_REG | |--------------|----------------|-----------------|-------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:<br>0 | R/W | 0x0 | BUF_ADDR DEFE frame buffer address | | In tile-based type: The address is the start address of the line in the first tile used to generating output frame. | |----------------------------------------------------------------------------------------------------------------------| | In non-tile-based type: The address is the start address of the first line. | #### DEFE\_BUF\_ADDR1\_REG | Offse | Offset: 0x24 | | Register Name: DEFE_BUF_ADDR1_REG | |-------|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31: 0 | R/W | 0x0 | BUF_ADDR DEFE frame buffer address In tile-based type: The address is the start address of the line in the first tile used to generating output frame. In non-tile-based type: The address is the start address of the first line. | #### DEFE\_BUF\_ADDR2\_REG | Offset: 0x28 | | | Register Name: DEFE_BUF_ADDR2_REG | |--------------|----------------|-----------------|------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:<br>0 | R/W | 0x0 | BUF_ADDR DEFE frame buffer address | | | | | In tile-based type: The address is the start address of the line in the first tile used | | | to generating output frame. | |--|-----------------------------------------------------| | | | | | | | | In non-tile-based type: | | | The address is the start address of the first line. | #### DEFE\_FIELD\_CTRL\_REG | Offset | : 0x2C | | Register Name: DEFE_FIELD_CTRL_REG | |-----------|----------------|-----------------|----------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:3<br>0 | / | / | 1 | | 29:2<br>4 | R/W | 0x20 | FIR_OFFSET FIR compute initial value | | 23:1<br>3 | / | / | | | 12 | R/W | 0x0 | FIELD_LOOP_MOD Field loop mode 0: the last field; 1: the full frame | | 11 | / | / | 1 | | 10:8 | R/W | 0x0 | VALID_FIELD_CNT Valid field counter bit the valid value = this value + 1; | | 7:0 | R/W | 0x0 | FIELD_CNT Field counter each bit specify a field to display, 0: top field, 1: bottom field | ## DEFE\_TB\_OFF0\_REG | Offset: 0x30 | | | Register Name: DEFE_TB_OFF0_REG | |--------------|-----------|-----------|---------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:2 | / | / | / | |------|-----|-----|--------------------------------------------------------| | 1 | | · | | | | - 6 | | | | 20:1 | R/W | 0x0 | X_OFFSET1 | | 6 | | | The x offset of the bottom-right point in the end tile | | | | | | | 15:1 | / | / | 1 | | 3 | | | | | 12:8 | R/W | 0x0 | Y_OFFSET0 | | | | | The y offset of the top-left point in the first tile | | | | | The following top less point in the less than | | | | | | | 7:5 | / | / | 1 | | 4:0 | R/W | 0x0 | X_OFFSET0 | | | | | The x offset of the top-left point in the first tile | | | | | | ## DEFE\_TB\_OFF1\_REG | Offset | 0x34 | | Register Name: DEFE_TB_OFF1_REG | |--------|-----------|-----------|--------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:2 | / | / | | | 1 | | | | | 20:1 | R/W | 0x0 | X_OFFSET1 | | 6 | | | The x offset of the bottom-right point in the end tile | | 15:1 | / | 1/ | / | | 3 | | | <b>Y</b> | | 12:8 | R/W | 0x0 | Y_OFFSET0 | | | | | The y offset of the top-left point in the first tile | | 7:5 | / | / | / | | 4:0 | R/W | 0x0 | X_OFFSET0 | | | | | The x offset of the top-left point in the first tile | #### DEFE\_TB\_OFF2\_REG | Offset | : 0x38 | | Register Name: DEFE_TB_OFF2_REG | |--------|-----------|-----------|--------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:2 | / | / | / | | 1 | | | | | 20:1 | R/W | 0x0 | X_OFFSET1 | | 6 | | | The x offset of the bottom-right point in the end tile | | 15:1 | / | / | / | | 3 | | | | | 12:8 | R/W | 0x0 | Y_OFFSETO | | | | | The y offset of the top-left point in the first tile | | 7:5 | / | / | 1 | | 4:0 | R/W | 0x0 | X_OFFSETO | | | | | The x offset of the top-left point in the first tile | #### DEFE\_LINESTRDO\_REG | Offset: 0x40 | | | Register Name: DEFE_LINESTRD0_REG | |--------------|-----------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31: | R/W | 0x0 | LINE_STRIDE | | 0 | | | In tile-based type | | | | | The stride length is the distance from the start of the end line in one tile to the start of the first line in next tile(here next tile is in vertical direction) | | | | | In non-tile-based type The stride length is the distance from the start of one line to the start of the next line. | #### DEFE\_LINESTRD1\_REG | Offse | et: 0x44 | | Register Name: DEFE_LINESTRD1_REG | |-------|-----------|-----------|------------------------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31: | R/W | 0x0 | LINE_STRIDE | | 0 | | | In tile-based type | | | | | The stride length is the distance from the start of the end line in | | | | | one tile to the start of the first line in next tile(here next tile is | | | | | in vertical direction) | | | | | | | | | | In non-tile-based type | | | | | The stride length is the distance from the start of one line to the | | | | | start of the next line. | ## DEFE\_LINESTRD2\_REG | Offset: 0x48 | | | Register Name: DEFE_LINESTRD2_REG | |--------------|----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31: 0 | R/W | 0x0 | LINE_STRIDE In tile-based type The stride length is the distance from the start of the end line in one tile to the start of the first line in next tile(here next tile is in vertical direction) In non-tile-based type The stride length is the distance from the start of one line to the start of the next line. | #### DEFE\_INPUT\_FMT\_REG | Offset: 0x4C | | | Register Name: DEFE_INPUT_FMT_REG | |--------------|-----------|-----------|-----------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | |-----------|-----|-----|--------------------------------------| | 31:1 | / | / | 1 | | 7 | | | | | 16 | R/W | 0x0 | BYTE_SEQ | | | | | Input data byte sequence selection | | | | | 0: P3P2P1P0(word) | | | | | 1: P0P1P2P3(word) | | 15:1<br>3 | / | / | | | 12 | R/W | 0x0 | SCAN_MOD | | | | | Scanning Mode selection | | | | | 0: non-interlace | | | | | 1: interlace | | 11 | / | / | 1 | | 10:8 | R/W | 0x0 | DATA_MOD | | | | | Input data mode selection | | | | | 000: non-tile-based planar data | | | | | 001: interleaved data | | | | | 010: non-tile-based UV combined data | | | | | 100: tile-based planar data | | | | | 110: tile-based UV combined data | | | | | other: reserved | | 7 | / | 1 | | | 6:4 | R/W | 0x0 | DATA_FMT | | | | | Input component data format | | | | | In non-tile-based planar data mode: | | | | | 000: YUV 4:4:4 | | | | | 001: YUV 4:2:2 | | | | | 010: YUV 4:2:0 | | | | | 011: YUV 4:1:1 | | | I | I | | | | | | 101: RGB888 | |-----|----------|----------|------------------------------------------| | | | | Other: Reserved | | | | | | | | | | In interleaved data mode: | | | | | 000: YUV 4:4:4 | | | | | 001: YUV 4:2:2 | | | | | 101: ARGB8888 | | | | | Other: reserved | | | | | | | | | | In non-tile-based UV combined data mode: | | | | | 001: YUV 4:2:2 | | | | | 010: YUV 4:2:0 | | | | | 011: YUV 4:1:1 | | | | | Other: reserved | | | | | | | | | | In tile-based planar data mode: | | | | | 001: YUV 4:2:2 | | | | | 010: YUV 4:2:0 | | | | | 011: YUV 4:1:1 | | | | | Other: Reserved | | | | | | | | | | In tile-based UV combined data mode: | | | | | 001: YUV 4:2:2 | | | | | 010: YUV 4:2:0 | | | | | 011: YUV 4:1:1 | | | | | Other: reserved | | 3:2 | / | / | / | | 1:0 | R/W | 0x0 | DATA_PS | | | | | Pixel sequence | | [ | <u> </u> | <u> </u> | | In interleaved YUV422 data mode: 00: Y1V0Y0U0 01: V0Y1U0Y0 10: Y1U0Y0V0 11: U0Y1V0Y0 In interleaved YUV444 data mode: 00: VUYA 01: AYUV Other: reserved In UV combined data mode: (UV component) 00: V1U1V0U0 01: U1V1U0V0 Other: reserved In interleaved ARGB8888 data mode: 00: BGRA 01: ARGB Other: reserved #### DEFE\_WB\_ADDR\_REG | Offse | et: 0x50 | | Register Name: DEFE_WB_ADDR_REG | |-------|-----------|-----------|---------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31: | R/W | 0x0 | WB_ADDR | | 0 | | | Write-back address setting for output data. | # DEFE\_OUTPUT\_FMT\_REG | Offset | : 0x5C | | Register Name: DEFE_OUTPUT_FMT_REG | |-----------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:1<br>8 | / | / | | | 17:1 | R/W | 0 | WB_Ch_Sel | | 6 | | | Write back channel select(chsel) | | | | | 0/1: Ch3 | | | | | 2: Ch4 | | | | | 3: Ch5 | | | | | Other: reserved | | 15:9 | / | / | 1 | | 8 | R/W | 0x0 | BYTE_SEQ | | | | | Output data byte sequence selection | | | | | 0: P3P2P1P0(word) | | | | | 1: P0P1P2P3(word) | | | | | For ARGB, when this bit is 0, the byte sequence is BGRA, and when this bit is 1, the byte sequence is ARGB; | | 7:5 | / | / | 1 | | 4 | R/W | 0x0 | SCAN_MOD | | | | | Output interlace enable | | | | | 0: disable | | | | | 1: enable | | | | | When output interlace enable, scaler selects YUV initial phase according to LCD field signal | | 3 | 1 | 1 | / | | 2:0 | R/W | 0x0 | DATA_FMT | | | | | Data format | | | | | 000: planar RGB888 conversion data format | | | | | 001: interleaved BGRA8888 conversion data format (Alpha | | | always 0xff) | |--|----------------------------------------------------------------------| | | 010: interleaved ARGB8888 conversion data format (Alpha always 0xff) | | | 100: planar YUV 444 | | | 101: planar YUV 420(only support YUV input and not interleaved mode) | | | 110: planar YUV 422(only support YUV input) | | | 111: planar YUV 411(only support YUV input) | | | Other: reserved | | | | ## DEFE\_INT\_EN\_REG | Offset | : 0x60 | | Register Name: DEFE_INT_EN_REG | |--------|-----------|-----------|--------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:1 | / | / | 1 | | 1 | | | | | 10 | R/W | 0x0 | REG_LOAD_EN | | | | | Register ready load interrupt enable | | 9 | R/W | 0x0 | LINE_EN | | | | | Line interrupt enable | | 8 | / | 1 | | | 7 | R/W | 0x0 | WB_EN | | | | | Write-back end interrupt enable | | | | | 0: Disable | | | | | 1: Enable | | 6:0 | 1 | | / | #### DEFE\_INT\_STATUS\_REG | Offset: 0x64 | Register Name: DEFE_INT_STATUS_REG | |--------------|------------------------------------| | | | | Bit | Read/Writ | Default/H | Description | |------|-----------|-----------|--------------------------------------| | | е | ex | | | 31:1 | / | / | / | | 1 | | | | | 10 | R/W | 0x0 | REG_LOAD_STATUS | | | | | Register ready load interrupt status | | 9 | R/W | 0x0 | LINE_STATUS | | | | | Line interrupt status | | 8 | / | / | 1 | | 7 | R/W | 0x0 | WB_STATUS | | | | | Write-back end interrupt status | | 6:0 | / | / | 1 | #### DEFE\_STATUS\_REG | Offset | : 0x68 | | Register Name: DEFE_STATUS_REG | |-----------|----------------|-----------------|----------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:2<br>9 | / | / | | | 28:1<br>6 | R | 0x0 | LINE_ON_SYNC Line number(when sync reached) | | 15 | R/W | 0x0 | WB_ERR_SYNC Sync reach flag when capture in process | | 14 | R/W | 0x0 | WB_ERR_LOSEDATA Lose data flag when capture in process | | 13 | / | 1 | / | | 12 | R | 0x0 | WB_ERR_STATUS write-back error status 0: valid write back 1: un-valid write back | | | | | This bit is cleared through write 0 to reset/start bit in frame control register | |------|---|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11 | R | 0x0 | COEF_ACCESS_STATUS | | | | | Fir coef access status | | | | | 0: scaler module can access fir coef ram | | | | | 1: CPU can access fir coef ram | | | | | This bit must be 1 before CPU access fir coef ram. When this bit is 1, scaler module will fetch 0x00004000 from ram. | | 10:6 | / | / | 1 | | 5 | R | 0x0 | LCD_FIELD | | | | | LCD field status | | | | | 0: top field | | | | | 1: bottom field | | 4 | R | 0x0 | DRAM_STATUS | | | | | Access dram status | | | | | 0: idle | | | | | 1: busy | | | | | This flag indicates whether DEFE is accessing dram | | 3 | / | / | 1 | | 2 | R | 0x0 | CFG_PENDING | | | | | Register configuration pending | | | | | 0: no pending | | | | | 1: configuration pending | | | | | | | | | | This bit indicates the registers for the next frame has been configured. This bit will be set when configuration ready bit is set and this bit will be cleared when a new frame process begin. | | 1 | R | 0x0 | WB_STATUS | | | | C/IC | Write-back process status | | | | | 0: write-back end or write-back disable | | | | | o. Write back cha of write back disable | | | | | 1: write-back in process | |---|---|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | This flag indicates that a full frame has not been written back to memory. The bit will be set when write-back enable bit is set, and be cleared when write-back process end. | | 0 | R | 0x0 | FRM_BUSY | | | | | Frame busy. | | | | | This flag indicates that the frame is being processed. | | | | | The bit will be set when frame process reset & start is set, and | | | | | be cleared when frame process reset or disabled. | #### DEFE\_CSC\_COEF00\_REG | Offset: 0x70 | | | Register Name: DEFE_CSC_COEF00_REG | |--------------|-----------|-----------|-------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:1 | / | / | 1 | | 3 | | | | | 12:0 | R/W | 0x0 | COEF | | | | | the Y/G coefficient | | | | | the value equals to coefficient*2 <sup>10</sup> | # DEFE\_CSC\_COEF01\_REG | Offset: 0x74 | | | Register Name: DEFE_CSC_COEF01_REG | |--------------|-----------|-----------|-------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:1 | 1 | / | / | | 3 | | | | | 12:0 | R/W | 0x0 | COEF | | | | | the Y/G coefficient | | | | | the value equals to coefficient*2 <sup>10</sup> | #### DEFE\_CSC\_COEF02\_REG | Offset: 0x78 | | | Register Name: DEFE_CSC_COEF02_REG | |--------------|----------------|-----------------|---------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:1<br>3 | / | / | | | 12:0 | R/W | 0x0 | the Y/G coefficient the value equals to coefficient*2 <sup>10</sup> | ## DEFE\_CSC\_COEF03\_REG | Offset: 0x7C | | | Register Name: DEFE_CSC_COEF03_REG | |--------------|-----------|-----------------|------------------------------------------------| | Bit | Read/Writ | Default/H<br>ex | Description | | 21.1 | , | , | 1 | | 31:1 | / | / | | | 13:0 | R/W | 0x0 | CONT | | | | | the Y/G constant | | | | | the value equals to coefficient*2 <sup>4</sup> | ## DEFE\_CSC\_COEF10\_REG | Offset | : 0x80 | 4 | Register Name: DEFE_CSC_COEF10_REG | |--------|-----------|-----------|-------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:1 | 1 | 1 | | | 3 | | | <b>7</b> | | 12:0 | R/W | 0x0 | COEF | | | | | the U/R coefficient | | | | | the value equals to coefficient*2 <sup>10</sup> | #### DEFE\_CSC\_COEF11\_REG | Offset | : 0x84 | | Register Name: DEFE_CSC_COEF11_REG | |-----------|----------------|-----------------|---------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:1<br>3 | / | / | | | 12:0 | R/W | 0x0 | the U/R coefficient the value equals to coefficient*2 <sup>10</sup> | ## DEFE\_CSC\_COEF12\_REG | Offset: 0x88 | | | Register Name: DEFE_CSC_COEF12_REG | |--------------|-----------|-----------------|-------------------------------------------------| | Bit | Read/Writ | Default/H<br>ex | Description | | | - | ex . | | | 31:1 | / | / | | | 3 | | | | | 12:0 | R/W | 0x0 | COEF | | | | | the U/R coefficient | | | | | the value equals to coefficient*2 <sup>10</sup> | # DEFE\_CSC\_COEF13\_REG | Offset: 0x8C | | | Register Name: DEFE_CSC_COEF13_REG | |--------------|-----------|-----------|------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:1 | / | 1 | L | | 4 | | | <b>y</b> | | 13:0 | R/W | 0x0 | CONT | | 0 | | | the U/R constant | | | | | the value equals to coefficient*2 <sup>4</sup> | #### DEFE\_CSC\_COEF20\_REG | Offset: 0x90 | | | Register Name: DEFE_CSC_COEF20_REG | |--------------|----------------|-----------------|---------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:1<br>3 | / | / | | | 12:0 | R/W | 0x0 | the V/B coefficient the value equals to coefficient*2 <sup>10</sup> | ## DEFE\_CSC\_COEF21\_REG | Offset: 0x94 | | | Register Name: DEFE_CSC_COEF21_REG | |--------------|----------------|-----------------|---------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:1 | / | / | | | 12:0 | R/W | 0x0 | the V/B coefficient the value equals to coefficient*2 <sup>10</sup> | # DEFE\_CSC\_COEF22\_REG | Offset: 0x98 | | | Register Name: DEFE_CSC_COEF22_REG | |--------------|-----------|-----------|-------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:1 | / | 1 | | | 3 | | | <b>7</b> | | 12:0 | R/W | 0x0 | COEF | | | | | the V/B coefficient | | | | | the value equals to coefficient*2 <sup>10</sup> | #### DEFE\_CSC\_COEF23\_REG | Offset: 0x9C | | | Register Name: DEFE_CSC_COEF23_REG | |--------------|----------------|-----------------|-----------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:1<br>4 | / | / | | | 13:0<br>0 | R/W | 0x0 | the V/B constant the value equals to coefficient*2 <sup>4</sup> | ## DEFE\_WB\_LINESTRD\_EN\_REG | Offset: 0xD0 | | | Register Name: DEFE_WB_LINESTRD_EN_REG | |--------------|-----------|-----------|----------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31: | / | / | | | 1 | | | | | 0 | R/W | 0x0 | EN | | | | | Write back line-stride enable | | | | | 0: disable | | | | | 1: enable | # DEFE\_WB\_LINESTRD\_REG | Offset: 0xD4 | | | Register Name: DEFE_WB_LINESTRD_REG | |--------------|---------------------|-----|-------------------------------------| | Bit | Read/Writ Default/H | | Description | | | е | ex | <b>Y</b> | | 31: | 1 | / | | | 1 | | | | | 0 | R/W | 0x0 | LINE_STRD | | | | | Ch3 write back line-stride | ## DEFE\_CHO\_INSIZE\_REG | Offset | : 0x100 | | Register Name: DEFE_CH0_INSIZE_REG | |-----------|----------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:2<br>9 | / | / | | | 28:1<br>6 | R/W | 0x0 | IN_HEIGHT Input image Y/G component height Input image height = The value of these bits add 1 | | 15:1<br>3 | / | / | | | 12:0 | R/W | 0x0 | IN_WIDTH Input image Y/G component width The image width = The value of these bits add 1 When line buffer result selection is original data, the maximum width is 1366. | ## DEFE\_CHO\_OUTSIZE\_REG | Offset | : 0x104 | | Register Name: DEFE_CH0_OUTSIZE_REG | |-----------|----------------|-----------------|--------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:2<br>9 | / | | | | 28:1 | R/W | 0x0 | OUT_HEIGHT Output layer Y/G component height The output layer height = The value of these bits add 1 | | 15:1<br>3 | / | 1 | / | | 12:0 | R/W | 0x0 | OUT_WIDTH | |------|-----|-----|------------------------------------------------------------------| | | | | Output layer Y/G component width | | | | | The output layer width = The value of these bits add 1 | | | | | | | | | | When line buffer result selection is horizontal filtered result, | | | | | the maximum width is 1366. | ## DEFE\_CHO\_HORZFACT\_REG | Offset | : 0x108 | | Register Name: DEFE_CH0_HORZFACT_REG | |--------|-----------|-----------|---------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:2 | / | / | 1 | | 4 | | | | | 23:1 | R/W | 0x0 | FACTOR_INT | | 6 | | | The integer part of the horizontal scaling ratio | | | | | the horizontal scaling ratio = input width/output width | | | | | | | 15:0 | R/W | 0x0 | FACTOR_FRAC | | | | | The fractional part of the horizontal scaling ratio | | | | | the horizontal scaling ratio = input width/output width | | | | | <b>&gt; 7</b> | ## DEFE\_CHO\_VERTFACT\_REG | Offset: 0x10C | | | Register Name: DEFE_CH0_VERTFACT_REG | |---------------|-----------|-----------|------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | e | ex | | | 31:2 | 1 | | / | | 4 | | | | | 23:1 | R/W | 0x0 | FACTOR_INT | | 6 | | | The integer part of the vertical scaling ratio | | | | | the vertical scaling ratio = input height/output height | |------|-----|-----|--------------------------------------------------------------------------------------------------------------------------| | 15:0 | R/W | 0x0 | FACTOR_FRAC The fractional part of the vertical scaling ratio the vertical scaling ratio = input height /output height | #### DEFE\_CHO\_HORZPHASE\_REG | Offset: 0x110 | | | Register Name: DEFE_CHO_HORZPHASE_REG | |---------------|----------------|-----------------|---------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:2<br>0 | / | / | | | 19:0 | R/W | 0x0 | PHASE Y/G component initial phase in horizontal (complement) This value equals to initial phase * 2 <sup>16</sup> | ## DEFE\_CHO\_VERTPHASEO\_REG | Offset: 0x114 | | | Register Name: DEFE_CH0_VERTPHASE0_REG | |---------------|-----------|-----------|-------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:2 | / | 1 | 1 | | 0 | | | | | 19:0 | R/W | 0x0 | PHASE | | | | | Y/G component initial phase in vertical for top field | | | | | (complement) | | | | | This value equals to initial phase * 2 <sup>16</sup> | #### DEFE\_CHO\_VERTPHASE1\_REG | Offset: 0x118 Register Name: DEFE_CH0_VERTPHASE1_REG | |------------------------------------------------------| |------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | |------|-----------|-----------|-----------------------------------------------------------------------| | | е | ex | | | 31:2 | / | / | / | | 0 | | | | | 19:0 | R/W | 0x0 | PHASE | | | | | Y/G component initial phase in vertical for bottom field (complement) | | | | | This value equals to initial phase * 2 <sup>16</sup> | ## DEFE\_CHO\_HORZTAP\_REG | Offset | : 0x120 | | Register Name: DEFE_CH0_HORZTAP_REG | |-----------|----------------|-----------------|-------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31 | / | / | | | 30:2<br>4 | R/W | 0x1 | TAP3 Tap 3 offset in horizontal | | 23 | / | / | 1 | | 22:1<br>6 | R/W | 0x1 | TAP2 Tap 2 offset in horizontal | | 15 | / | / | 1 | | 14:8 | R/W | 0x1 | TAP1 Tap 1 offset in horizontal | | 7 | / | / | | | 6:0 | R/W | 0x7D | TAP0 Tap 0 offset in horizontal | ## DEFE\_CHO\_VERTTAP\_REG | Offset: 0x128 | | | Register Name: DEFE_CH0_VERTTAP_REG | |---------------|-----------|-----------|-------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31 | / | / | / | |------|-----|------|--------------------------| | 30:2 | R/W | 0x1 | TAP3 | | 4 | | | Tap 3 offset in vertical | | 23 | / | / | / | | 22:1 | R/W | 0x1 | TAP2 | | 6 | | | Tap 2 offset in vertical | | 15 | / | / | 1 | | 14:8 | R/W | 0x1 | TAP1 | | | | | Tap 1 offset in vertical | | 7 | / | / | 1 | | 6:0 | R/W | 0x7F | TAP0 | | | | | Tap 0 offset in vertical | ## DEFE\_CH1\_INSIZE\_REG | Offset | : 0x200 | | Register Name: DEFE_CH1_INSIZE_REG | |-----------|----------------|-----------------|-----------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:2<br>9 | / | / | | | 28:1 | R/W | 0x0 | IN_HEIGHT Input image U/R component height Input image height = The value of these bits add 1 | | 15:1<br>3 | / | | | | 12:0 | R/W | 0x0 | IN_WIDTH Input image U/R component width The image width = The value of these bits add 1 | | | | | When line buffer result selection is original data, the | #### DEFE\_CH1\_OUTSIZE\_REG | Offset | : 0x204 | | Register Name: DEFE_CH1_OUTSIZE_REG | |-----------|----------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:2<br>9 | / | / | | | 28:1 | R/W | 0x0 | OUT_HEIGHT Output layer U/R component height The output layer height = The value of these bits add 1 | | 15:1<br>3 | / | / | | | 12:0 | R/W | 0x0 | OUT_WIDTH Output layer U/R component width The output layer width = The value of these bits add 1 When line buffer result selection is horizontal filtered result, the maximum width is 1366. | ## DEFE\_CH1\_HORZFACT\_REG | Offset | : 0x208 | | Register Name: DEFE_CH1_HORZFACT_REG | |-----------|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:2<br>4 | / | / | / | | 23:1 | R/W | 0x0 | FACTOR_INT The integer part of the horizontal scaling ratio the horizontal scaling ratio = input width/output width | | : | 15:0 | R/W | 0x0 | FACTOR_FRAC | |---|------|-----|-----|---------------------------------------------------------| | | | | | The fractional part of the horizontal scaling ratio | | | | | | the horizontal scaling ratio = input width/output width | | | | | | | | | | | | | #### DEFE\_CH1\_VERTFACT\_REG | Offset | : 0x20C | | Register Name: DEFE_CH1_VERTFACT_REG | |-----------|----------------|-----------------|--------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:2<br>4 | / | / | | | 23:1 | R/W | 0x0 | FACTOR_INT The integer part of the vertical scaling ratio the vertical scaling ratio = input height/output height | | 15:0 | R/W | 0x0 | FACTOR_FRAC The fractional part of the vertical scaling ratio the vertical scaling ratio = input height /output height | ## DEFE\_CH1\_HORZPHASE\_REG | Offset: 0x210 | | | Register Name: DEFE_CH1_HORZPHASE_REG | |---------------|----------------|-----------------|---------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:2<br>0 | 1 | / | 7 | | 19:0 | R/W | 0x0 | PHASE U/R component initial phase in horizontal (complement) This value equals to initial phase * 2 <sup>16</sup> | #### DEFE\_CH1\_VERTPHASEO\_REG | Offset: 0x214 | | | Register Name: DEFE_CH1_VERTPHASEO_REG | |---------------|----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:2<br>0 | / | / | | | 19:0 | R/W | 0x0 | PHASE U/R component initial phase in vertical for top field (complement) This value equals to initial phase * 2 <sup>16</sup> | #### DEFE\_CH1\_VERTPHASE1\_REG | Offset: 0x218 | | | Register Name: DEFE_CH1_VERTPHASE1_REG | |---------------|-----------|-----------|----------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:2 | / | / | 1 | | 0 | | | | | 19:0 | R/W | 0x0 | PHASE | | | | | U/R component initial phase in vertical for bottom field | | | | | (complement) | | | | | This value equals to initial phase * 2 <sup>16</sup> | ## DEFE\_CH1\_HORZTAP\_REG | Offset: 0x220 | | | Register Name: DEFE_CH1_HORZTAP_REG | |---------------|----------------|-----------------|-------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31 | / | / | / | | 30:2<br>4 | R/W | 0x1 | TAP3 Tap 3 offset in horizontal | | 23 | / | 1 | / | | 22:1 | R/W | 0x1 | TAP2 | | 6 | | | Tap 2 offset in horizontal | |------|-----|------|----------------------------| | 15 | / | / | / | | 14:8 | R/W | 0x1 | TAP1 | | | | | Tap 1 offset in horizontal | | 7 | / | / | / | | 6:0 | R/W | 0x7D | TAP0 | | | | | Tap 0 offset in horizontal | #### DEFE\_CH1\_VERTTAP\_REG | Offset: 0x228 | | | Register Name: DEFE_CH1_VERTTAP_REG | |---------------|----------------|-----------------|-------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31 | / | / | | | 30:2<br>4 | R/W | 0x1 | TAP3 Tap 3 offset in vertical | | 23 | / | / | | | 22:1<br>6 | R/W | 0x1 | TAP2 Tap 2 offset in vertical | | 15 | / | / | 1 | | 14:8 | R/W | 0x1 | TAP1 Tap 1 offset in vertical | | 7 | / | 1 | | | 6:0 | R/W | 0x7F | TAP0 Tap 0 offset in vertical | # DEFE\_CHO\_HORZCOEF\_REGN (N=0:31) | Offsetn: 0x400+N*4 | | | Register Name: DEFE_CH0_HORZCOEF_REGN | |--------------------|---------------------|----|---------------------------------------| | Bit | Read/Writ Default/H | | Description | | | е | ex | | | 31:2 | R/W | 0x0 | TAP3 | |------|-----|-----|------------------------------------------------| | 4 | | | Horizontal tap3 coefficient | | | | | The value equals to coefficient*2 <sup>6</sup> | | | | | | | 23:1 | R/W | 0x0 | TAP2 | | 6 | | | Horizontal tap2 coefficient | | | | | The value equals to coefficient*2 <sup>6</sup> | | | | | | | 15:8 | R/W | 0x0 | TAP1 | | | | | Horizontal tap1 coefficient | | | | | The value equals to coefficient*2 <sup>6</sup> | | | | | | | 7:0 | R/W | 0x0 | TAPO | | | | | Horizontal tap0 coefficient | | | | | The value equals to coefficient*2 <sup>6</sup> | | | | | | # DEFE\_CH0\_VERTCOEF\_REGN (N=0:31) | Offsetn: 0x500+N*4 | | | Register Name: DEFE_CH0_VERTCOEF_REGN | |--------------------|-----------|-----------|---------------------------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:2 | R/W | 0x0 | TAP3 | | 4 | | | Vertical tap3 coefficient | | | | | The value equals to coefficient*2 <sup>6</sup> | | 23:1 | R/W | 0x0 | TAP2 | | 6 | | | Vertical tap2 coefficient The value equals to coefficient*2 <sup>6</sup> | | 15:8 | R/W | 0x0 | TAP1 Vertical tap1 coefficient The value equals to coefficient*2 <sup>6</sup> | |------|-----|-----|---------------------------------------------------------------------------------| | 7:0 | R/W | 0x0 | TAP0 Vertical tap0 coefficient The value equals to coefficient*2 <sup>6</sup> | ### DEFE\_CH1\_HORZCOEF\_REGN (N=0:31) | Offset | :n: 0x600+N*4 | 1 | Register Name: DEFE_CH1_HORZCOEF_REGN | |-----------|----------------|-----------------|-----------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:2<br>4 | R/W | 0x0 | TAP3 Horizontal tap3 coefficient The value equals to coefficient*2 <sup>6</sup> | | 23:1<br>6 | R/W | 0x0 | TAP2 Horizontal tap2 coefficient The value equals to coefficient*2 <sup>6</sup> | | 15:8 | R/W | 0x0 | TAP1 Horizontal tap1 coefficient The value equals to coefficient*2 <sup>6</sup> | | 7:0 | R/W | 0x0 | TAP0 Horizontal tap0 coefficient The value equals to coefficient*2 <sup>6</sup> | # DEFE\_CH1\_VERTCOEF\_REGN (N=0:31) | Offset | n: 0x700+N*4 | 1 | Register Name: DEFE_CH1_VERTCOEF_REGN | |-----------|----------------|-----------------|---------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:2<br>4 | R/W | 0x0 | TAP3 Vertical tap3 coefficient The value equals to coefficient*2 <sup>6</sup> | | 23:1<br>6 | R/W | 0x0 | TAP2 Vertical tap2 coefficient The value equals to coefficient*2 <sup>6</sup> | | 15:8 | R/W | 0x0 | TAP1 Vertical tap1 coefficient The value equals to coefficient*2 <sup>6</sup> | | 7:0 | R/W | 0x0 | TAPO Vertical tap0 coefficient The value equals to coefficient*2 <sup>6</sup> | # 5.4 Display Engine Back-End #### 5.4.1 Overview The display engine back-end (DEBE) provides overlay and alpha blending functions after receiving data from DEFE or SDRAM. After alpha blended, the data will either be delivered to Color Correction for image enhancement, or bypassed to flowing part LCD, etc. The DEFE has two pipes data path. #### The DEFE features: - Support layer size up to 8192x8192 pixels - Support four layers overlay in one pipe - Support alpha blending - Support color key - Support pre-multiply alpha image data - Support internal frame buffer scaling(1x/2x/4x) - Support gamma correction - Support output color correction - Supported input formats: 1/2/4/8bpp / RGB655 / RGB565 / RGB556 / RGB888 / ARGB1555 / ARGB4444 / RGB8888 / iYUV422 / iYUV444 / YUV422 / YUV420 / YUV411 ### 5.4.2 DEBE Block Diagram **DEBE Block Diagram** # 5.4.3 Display Engine Memory Mapping | Offset | | |--------|---------------| | 0x0000 | | | 0x07FF | Reserved | | 0x0800 | Registers | | 0x0DFF | Negisters | | 0x0E00 | Reserved | | 0x43FF | | | 0x4400 | Gamma | | 0x47FF | Table | | 0x4800 | Reserved | | 0x4BFF | | | 0x4C00 | Reserved | | 0x4FFF | Reserved | | 0x5000 | Pipe0 Palette | | 0x53FF | | | 0x5400 | Pipe1 Palette | | 0x57FF | Fiber Palette | | 0x5800 | Reserved | | 0xFFFF | nesel veu | Display Engine Memory Mapping # 5.4.4 DEBE Register List | Module name | Base address | | |-------------|--------------|--| | DEBE | 0x01E6 0000 | | | Offset | Description | |---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x800 | DE back-end mode control register | | 0x804 | DE-back color control register | | 0x808 | DE-back display size setting register | | 0x810 - 0x81C | DE-layer size register | | 0x820 – 0x82C | DE-layer coordinate control register | | 0x840 – 0x84C | DE-layer frame buffer line width register | | 0x850 – 0x85C | DE-layer frame buffer low 32 bit address | | | register | | 0x860 | DE-layer frame buffer high 4 bit address | | | register | | 0x870 | DE-Register buffer control register | | 0x880 | DE-color key MAX register | | 0x884 | DE-color key MIN register | | 0x888 | DE-color key configuration register | | 0x890 - 0x89C | DE-layer attribute control register0 | | 0x8A0 - 0x8AC | DE-layer attribute control register1 | | 0x920 | DE backend input YUV channel control | | Y | register | | 0x930 - 0x938 | DE backend YUV channel frame buffer | | | address register | | 0x940 - 0x948 | DE backend YUV channel buffer line width | | | register | | 0x950 – 0x958 | DE backend Y/G coefficient register | | 0x95C | DE backend Y/G constant register | | | 0x800 0x804 0x808 0x810 - 0x81C 0x820 - 0x82C 0x840 - 0x84C 0x850 - 0x85C 0x860 0x870 0x880 0x884 0x888 0x890 - 0x89C 0x8A0 - 0x8AC 0x920 0x930 - 0x938 0x940 - 0x948 | | DEBE_URCOEF_REG | 0x960 – 0x968 | DE backend U/R coefficient register | |------------------|---------------|------------------------------------------------| | DEBE_URCONS_REG | 0x96C | DE backend U/R constant register | | DEBE_VBCOEF_REG | 0x970 – 0x978 | DE backend V/B coefficient register | | DEBE_VBCONS_REG | 0x97C | DE backend V/B constant register | | DEBE_OCCTL_REG | 0x9C0 | DE backend output color control register | | DEBE_OCRCOEF_REG | 0x9D0-0x9D8 | DE backend output color R coefficient register | | DEBE_OCRCONS_REG | 0x9DC | DE backend output color R constant register | | DEBE_OCGCOEF_REG | 0x9E0-0x9E8 | DE backend output color G coefficient register | | DEBE_OCGCONS_REG | 0x9EC | DE backend output color G constant register | | DEBE_OCBCOEF_REG | 0x9F0-0x9F8 | DE backend output color B coefficient register | | DEBE_OCBCONS_REG | 0x9FC | DE backend output color B constant register | | | Memories | / X Y | | | 0x4400-0x47FF | Gamma table | | | 0x5000-0x53FF | Pipe0 palette table | | | 0x5400-0x57FF | Pipe1 palette table | ### **5.4.5 DEBE Register Description** #### **DE BACK-END MODE CONTROL REGISTER** | Offset: 0x800 | | | Register Name: DEBE_MODCTL_REG | |---------------|----------------|-----------------|---------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:30 | / | / | 1 | | 29 | R/W | 0 | LINE_SEL | | | | | Start top/bottom line selection in interlace mode | | 28 | R/W | 0 | ITLMOD_EN | | | | | Interlace mode enable | | | | | 0:disable | | | | | 1:enable | | 27 | / | / | 1 | | 22:20 | R/W | 0 | OUT_SEL | | | | | Output selection | | | | | 000:LCD | | | | | 110:FE0 only | | | | | Other: reserved | | 19:18 | / | 1 | 1 | | 17 | R/W | 0 | OSCA_EN | | | | | Output scaling function enable | | | | ? | 0:disable | | | | | 1:enable | | 16:12 | 1 | / | / | | 11 | R/W | 0 | LAY3_EN | | | | | Layer3 Enable/Disable | | | | | 0: Disabled | | | | | 1: Enabled | |-----|-----|---|---------------------------------------------| | 10 | R/W | 0 | LAY2_EN | | | | | Layer2 Enable/Disable | | | | | 0: Disabled | | | | | 1: Enabled | | 9 | R/W | 0 | LAY1_EN | | | | | Layer1 Enable/Disable | | | | | 0: Disabled | | | | | 1: Enabled | | 8 | R/W | 0 | LAY0_EN | | | | | Layer0 Enable/Disable | | | | | 0: Disabled | | | | | 1: Enabled | | 7:2 | / | / | 1 | | 1 | R/W | 0 | START_CTL | | | | | Normal output channel Start & Reset control | | | | | 0: reset | | | | | 1: start | | 0 | R/W | 0 | DEBE_EN | | | | | DE back-end enable/disable | | | | | 0: disable | | | | | 1: enable | ### **DE-BACK COLOR CONTROL REGISTER** | Offset | : 0x804 | | Register Name: DEBE_BACKCOLOR_REG | |-----------|------------------------------|---|-----------------------------------| | Bit | Bit Read/Writ Default/H e ex | | Description | | 31:2<br>4 | | 1 | / | | 23:1 | R/W | UDF | BK_RED | |------|-----|-----|-------------------------------------| | 6 | | | Red | | | | | Red screen background color value | | 15:8 | R/W | UDF | BK_GREEN | | | | | Green | | | | | Green screen background color value | | 7:0 | R/W | UDF | BK_BLUE | | | | | Blue | | | | | Blue screen background color value | #### **DE-BACK DISPLAY SIZE SETTING REGISTER** | Offset: 0x808 | | | Register Name: DEBE_DISSIZE_REG | |---------------|----------------|-----------------|-----------------------------------------------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:16 | R/W | UDF | DIS_HEIGHT Display height The real display height = The value of these bits add 1 | | 15:0 | R/W | UDF | DIS_WIDTH Display width The real display width = The value of these bits add 1 | #### **DE-LAYER SIZE REGISTER** | Offset: | Register Name: DEBE_LAYSIZE_REG | |-------------------------|---------------------------------| | Layer 0: 0x810 | Y | | Layer 1: 0x814 | | | Layer 2: 0x818 | | | Layer 3: 0x81C | | | Bit Read/Writ Default/H | Description | | e ex | | | 31:2<br>9 | / | / | | |-----------|-----|-----|----------------------------------------------------------------------------| | 28:1 | R/W | UDF | LAY_HEIGHT Layer Height The Layer Height = The value of these bits add 1 | | 15:1<br>3 | / | / | 1 | | 12:0 | R/W | UDF | LAY_WIDTH Layer Width The Layer Width = The value of these bits add 1 | #### **DE-LAYER COORDINATE CONTROL REGISTER** | Offset | : | | Register Name: DEBE_LAYCOOR_REG | |---------|-----------|-----------|-------------------------------------------------------------| | Layer ( | D: 0x820 | | | | Layer 1 | 1: 0x824 | | | | Layer 2 | 2: 0x828 | | | | Layer 3 | 3: 0x82C | | | | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:1 | R/W | UDF | LAY_YCOOR | | 6 | | | Y coordinate | | | | Á | Y is the left-top y coordinate of layer on screen in pixels | | | | | | | | | | The Y represent the two's complement | | 15:0 | R/W | UDF | LAY_XCOOR | | | | | X coordinate | | | | | X is left-top x coordinate of the layer on screen in pixels | | | | ) | | | | | | The X represent the two's complement | **Note**: Setting the layer0-layer3 the coordinate (left-top) on screen control information #### **DE-LAYER FRAME BUFFER LINE WIDTH REGISTER** | Offset: | | | Register Name: DEBE_LAYLINEWIDTH_REG | |----------|--------|---------|---------------------------------------| | Layer 0: | 0x840 | | | | Layer 1: | 0x844 | | | | Layer 2: | 0x848 | | | | Layer 3: | 0x84C | | | | Bit | Read/W | Default | Description | | | rite | /Hex | | | 31:0 | R/W | UDF | LAY_LINEWIDTH | | | | | Layer frame buffer line width in bits | **Note**: If the layer is selected by video channel or YUV channel, the setting of this register will be ignored. #### **DE-LAYER FRAME BUFFER LOW 32 BIT ADDRESS REGISTER** | Offset: | | | Register Name: DEBE_LAYFB_L32ADD_REG | |----------|--------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Layer 0: | 0x850 | | | | Layer 1: | 0x854 | | , and the second | | Layer 2: | 0x858 | | | | Layer 3: | 0x85C | | | | Bit | Read/W | Default | Description | | | rite | /Hex | | | 31:0 | R/W | UDF | LAYFB_L32ADD | | | | 4 | Buffer start Address | | | | | Layer Frame start Buffer Address in bit | **Note**: If the layer is selected by video channel or YUV channel, the setting of this register will be ignored. ### **DE-LAYER FRAME BUFFER HIGH 4 BIT ADDRESS REGISTER** | Offset: 0x860 | | | Register Name: DEBE_LAYFB_H4ADD_REG | |---------------|--------|---------|-------------------------------------| | Bit | Read/W | Default | Description | | | rite | /Hex | | | 31:28 | / | / | | |-------|-----|-----|-----------------------------------| | 27:24 | R/W | UDF | LAY3FB_H4ADD | | | | | Layer3 | | | | | Layer Frame Buffer Address in bit | | 23:20 | / | / | 1 | | 19:16 | R/W | UDF | LAY2FB_H4ADD | | | | | Layer2 | | | | | Layer Frame Buffer Address in bit | | 15:12 | / | / | 1 | | 11:8 | R/W | UDF | LAY1FB_H4ADD | | | | | Layer1 | | | | | Layer Frame Buffer Address in bit | | 7:4 | / | / | 1 | | 3:0 | R/W | UDF | LAYOFB_H4ADD | | | | | Layer0 | | | | | Layer Frame Buffer Address in bit | Note: If the layer is selected by video channel or YUV channel, the setting of this register will be ignored. ### **DE-REGISTER BUFFER CONTROL REGISTER** | Offse | t: 0x870 | | Register Name: DEBE_REGBUFFCTL_REG | |-------|-----------|-----------|---------------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31: | / | 1/ | / | | 2 | | | <b>~</b> | | 1 | R/W | 0X00 | REGAUTOLOAD_DIS | | | | | Module registers loading auto mode disable control | | | | | 0: registers auto loading mode | | | | | 1: disable registers auto loading mode, the registers will be | | | | | loaded by write 1 to bit0 of this register | | 0 | R/W | 0X00 | REGLOADCTL | | Register load control | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | When the Module registers loading auto mode disable control bit is set, the registers will be loaded by write 1 to the bit, and the bit will self clean when the registers is loading done. | #### **DE-COLOR KEY MAX REGISTER** | Offset | : 0x880 | | Register Name: DEBE_CKMAX_REG | |-----------|----------------|-----------------|-------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:2<br>4 | / | / | 1 | | 23:1 | R/W | UDF | CKMAX_R Red Red color key max | | 15:8 | R/W | UDF | CKMAX_G Green Green color key max | | 7:0 | R/W | UDF | CKMAX_B Blue Blue color key max | ### **DE-COLOR KEY MIN REGISTER** | Offset: | Offset: 0x884 | | Register Name: DEBE_CKMIN_REG | |---------|---------------|-----------|-------------------------------| | Bit | Read/Writ | Default/H | Description | | | e | ex | ~ | | 31:2 | / | 1 | 1 | | 4 | | | | | 23:1 | R/W | UDF | CKMIN_R | | 6 | | | Red | | | | | Red color key min | | 15:8 | R/W | UDF | CKMIN_G | | | | | Green | |-----|-----|-----|---------------------| | | | | Green color key min | | 7:0 | R/W | UDF | CKMIN_B | | | | | Blue | | | | | Blue color key min | #### **DE-COLOR KEY CONFIGURATION REGISTER** | Offset: 0x888 | | | Register Name: DEBE_CKCFG_REG | |---------------|----------------|-----------------|-----------------------------------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:6 | / | / | 1 | | 5:4 | R/W | UDF | CKR_MATCH | | | | | Red Match Rule | | | | | 00: always match | | | | | 01: always match | | | | | 10: match if (Color Min= <color<=color max)<="" td=""></color<=color> | | | | | 11: match if (Color>Color Max or Color <color min)<="" td=""></color> | | 3:2 | R/W | UDF | CKG_MATCH | | | | | Green Match Rule | | | | | 00: always match | | | | | 01: always match | | | | | 10: match if (Color Min= <color<=color max)<="" td=""></color<=color> | | | | A | 11: match if (Color>Color Max or Color <color min)<="" td=""></color> | | 1:0 | R/W | UDF | CKB_MATCH | | | | | Blue Match Rule | | | | | 00: always match | | | | ) | 01: always match | | | | | 10: match if (Color Min= <color<=color max)<="" td=""></color<=color> | | | | | 11: match if (Color>Color Max or Color <color min)<="" td=""></color> | #### **DE-LAYER ATTRIBUTE CONTROL REGISTERO** | Offset: | | | Register Name: DEBE_ATTCTL_REG0 | |---------------|-----------------------|-----|-------------------------------------------------------------| | Layer0: 0x890 | | | | | Layer1: 0x894 | | | | | Layer2: | Layer2: 0x898 | | | | Layer3: | 0x89C | | | | | t Read/Writ Default/H | | Description | | | е | ex | | | 31:2<br>4 | R/W | UDF | LAY_GLBALPHA | | - | | | Alpha value | | | | | Alpha value is used for this layer | | | R/W | UDF | LAY_WORKMOD | | 2 | | | Layer working mode selection | | | | | 00: normal mode (Non-Index mode) | | | | | 01: palette mode (Index mode) | | | | | 10: internal frame buffer mode | | | | | 11: gamma correction | | | | | | | | | | Except the normal mode, if the other working mode is | | | | | selected, the on chip SRAM will be enabled. | | | R/W | UDF | PREMUL | | 0 | | | 0: normal input layer | | | | | 1: pre-multiply input layer | | | | | Other: reserved | | 19:1 | R/W | UDF | CKEN | | 8 | | | Color key Mode | | | | | 00: disabled color key | | | | | 01: The layer color key match another channel pixel data in | | | | | Alpha Blender1. | | | | | 1x: Reserved | | | | | Only 2 channels pixel data can get to Alpha Blender1 at the same screen coordinate. | | |-----------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 17:1<br>6 | / | / | | | | 15 | R/W | UDF | LAY_PIPESEL | | | | | | Pipe Select | | | | | | 0: select Pipe 0 | | | | | | 1: select Pipe 1 | | | 14:1 | / | / | | | | 11:1 | R/W | UDF | LAY_PRISEL | | | 0 | | | Priority | | | | | | The rule is: 11>10>01>00 | | | | | | When more than 2 layers are enabled, the priority value of each layer must be different, soft designer must keep the condition. If more than 1 layer selects the same pipe, in the overlapping area, only the pixel of highest priority layer can pass the pipe to blender1. If both 2 pipes are selected by layers, in the overlapping area, the alpha value will use the alpha value of higher priority layer in the blender1. | | | 9:5 | 1 | 1 | 7 | | | 4 | R/W | UDF | LAY_VDOSEL | | | | | | Video channel selection control | | | | | ) | 0:select video channel 0 (FE0) | | | | | | 1: Reserved | | | | | | The selection setting is only valid when Layer video channel | | | | | | selection is enabled. | | |---|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 3 | / | / | / | | | 2 | R/W | UDF | LAY_YUVEN | | | | | | YUV channel selection | | | | | | 0: disable | | | | | | 1: enable | | | | | | | | | | | | Setting 2 or more layers YUV channel mode is illegal, programmer should confirm it. | | | 1 | R/W | UDF | LAY_VDOEN | | | | | | Layer video channel selection enable control | | | | | | 0: disable | | | | | | 1: enable | | | | | | | | | | | | Normally, one layer can not be set both video channel and YUV channel mode, if both 2 mode is set, the layer will work in video channel mode, YUV channel mode will be ignored, programmer should confirm it. | | | | | | Setting 2 or more layers video channel mode is illegal, programmer should confirm it. | | | 0 | R/W | UDF | LAY_GLBALPHAEN | | | | | | Alpha Enable | | | | | | 0: Disabled the alpha value of this register | | | | | | 1: Enabled the alpha value of this register for the layer | | #### **DE-LAYER ATTRIBUTE CONTROL REGISTER1** | Offset: | Register Name: DEBE_ATTCTL_REG1 | |---------------|---------------------------------| | Layer0: 0x8A0 | | | Layer1: 0x8A4 | | | Layer2: 0x8A8 | | | Layer3: 0x8AC | | | | | |---------------|----------------|-----------------|--------------------------------------------------------------------------------------------|--| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | | 31:16 | / | / | 1 | | | 15:14 | R/W | UDF | LAY_HSCAFCT | | | | | | Setting the internal frame buffer scaling factor, only valid in internal frame buffer mode | | | | | | SH | | | | | | Height scale factor | | | | | | 00: no scaling | | | | | | 01: *2 | | | | | | 10: *4 | | | | | | 11: Reserved | | | 13:12 | R/W | UDF | LAY_WSCAFCT | | | | | | Setting the internal frame buffer scaling factor, only valid in internal frame buffer mode | | | | | | SW | | | | | | Width scale factor | | | | | | 00: no scaling | | | | | | 01: *2 | | | | | | 10: *4 | | | | | | 11: Reserved | | | 11:8 | R/W | UDF | LAY_FBFMT | | | | | | Frame buffer format | | | | | | Normal mode data format | | | | | | 0000: mono 1-bpp | | | | | | 0001: mono 2-bpp | | | | | | 0010: mono 4-bpp | | | | | | 0011: mono 8-bpp | | | | | | 0100: color 16-bpp (R:6/G:5/B:5) | | | | | | 0101: color 16-bpp (R:5/G:6/B:5) | |-----|-----|-----|-------------------------------------------------------------------| | | | | 0110: color 16-bpp (R:5/G:5/B:6) | | | | | 0111: color 16-bpp (Alpha:1/R:5/G:5/B:5) | | | | | 1000: color 16-bpp (R:5/G:5/B:5/Alpha:1) | | | | | 1001: color 24-bpp (Padding:8/R:8/G:8/B:8) | | | | | 1010: color 32-bpp (Alpha:8/R:8/G:8/B:8) | | | | | 1011: color 24-bpp (R:8/G:8/B:8) | | | | | 1100: color 16-bpp (Alpha:4/R:4/G:4/B:4) | | | | | 1101: color 16-bpp (R:4/G:4/B:4/Alpha:4) | | | | | Other: Reserved | | | | | | | | | | Palette Mode data format | | | | | In palette mode, the data of external frame buffer is regarded as | | | | | pattern. | | | | | 0000: 1-bpp | | | | | 0001: 2-bpp | | | | | 0010: 4-bpp | | | | | 0011: 8-bpp | | | | | other: Reserved | | | | | | | | | | Internal Frame buffer mode data format | | | | | 0000: 1-bpp | | | | | 0001: 2-bpp | | | | | 0010: 4-bpp | | | | | 0011: 8-bpp | | | | | Other: Reserved | | 7:3 | / | / | / | | 2 | R/W | UDF | LAY_BRSWAPEN | | | | | B R channel swap | | | | | 0: RGB. Follow the bit[11:8]RGB | | |-----|-----|-----|--------------------------------------------------|--| | | | | 1: BGR. Swap the B R channel in the data format. | | | 1:0 | R/W | UDF | LAY_FBPS | | | | | | PS | | | | | | Pixels Sequence | | | | | | See the follow table "Pixels Sequence" | | #### DE BACKEND INPUT YUV CHANNEL CONTROL REGISTER | Offset: 0x920 | | | Register Name: DEBE_IYUVCTL_REG | | |---------------|----------------|-----------------|------------------------------------------------|--| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | | 31:15 | / | / | 1 | | | 14:12 | R/W | UDF | IYUV_FBFMT Input data format | | | | | | 000: planar YUV 411<br>001: planar YUV 422 | | | | | | 010: planar YUV 444 | | | | | | 011: interleaved YUV 422 | | | | | | 100: interleaved YUV 444 | | | | | | Other: illegal | | | 11:10 | / | 1 | 1 | | | 9:8 | R/W | UDF | IYUV_FBPS | | | | | A | Pixel sequence | | | | | | In planar data format mode: | | | | | | 00: Y3Y2Y1Y0 | | | | | | 01: Y0Y1Y2Y3 (the other 2 components are same) | | | | | ) | Other: illegal | | | | | | In interleaved YUV 422 data format mode: | | | | | | 00: UYVY | | | | | | 01: YUYV | |-----|-----|-----|------------------------------------------| | | | | 10: VYUY | | | | | 11: YVYU | | | | | In interleaved YUV 444 data format mode: | | | | | 00: AYUV | | | | | 01: VUYA | | | | | Other: illegal | | 7:5 | / | / | / | | 4 | R/W | UDF | IYUV_LINNEREN | | | | | 0: | | | | | linner | | | | | 1: | | 3:1 | / | / | 1 | | 0 | R/W | UDF | IYUV_EN | | | | | YUV channel enable control | | | | | 0: disable | | | | | 1: enable | #### Source data input data ports: | nput buffer channel | Planar YUV | Interleaved YUV | |---------------------|------------|-----------------| | Channel0 | Υ | YUV | | Channel1 | U | - | | Channel2 | V | - | ### DE BACKEND YUV CHANNEL FRAME BUFFER ADDRESS REGISTER | Offset: | Register Name: DEBE_IYUVADD_REG | |-------------------|---------------------------------| | Channel 0 : 0x930 | | | Channel 1 : 0x934 | | | Channel 2 : 0x938 | | | | |-------------------|----------------|-----------------|--------------------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:0 | R/W | UDF | IYUV_ADD Buffer Address Frame buffer address in BYTE | #### DE BACKEND YUV CHANNEL BUFFER LINE WIDTH REGISTER | Offset: | | | Register Name: DEBE_IYUVLINEWIDTH_REG | |-------------------|-------------------|---------|-------------------------------------------------------------------------------------| | Channel 0 : 0x940 | | | | | Channe | 1:0x944 | | | | Channe | Channel 2 : 0x948 | | | | Bit | Read/W | Default | Description | | | rite | /Hex | | | 31:0 | R/W | UDF | IYUV_LINEWIDTH Line width | | | | | The width is the distance from the start of one line to the start of the next line. | | | | | Description in bits | YUV to RGB conversion algorithm formula: R = (R Y component coefficient \* Y) + (R U component coefficient \* U) + (R V component coefficient \* V) + R constant G = (G Y component coefficient \* Y) + (G U component coefficient \* U) + | (G V component coefficient * V) + | | | | | | | | |-----------------------------------|--|--|--|--|--|--|--| | G constant | | | | | | | | | | | | | | | | | | B = | | | | | | | | | (B Y component coefficient * Y) + | | | | | | | | | (B U component coefficient * U) + | | | | | | | | | (B V component coefficient * V) + | | | | | | | | | B constant | | | | | | | | ### DE BACKEND Y/G COEFFICIENT REGISTER | Offset: | | | Register Name: DEBE_YGCOEF_REG | |----------------------|------------|---------|-------------------------------------------------| | G/Y component: 0x950 | | | | | R/U con | nponent: 0 | x954 | | | B/V component: 0x958 | | | | | Bit | Read/W | Default | Description | | | rite | /Hex | | | 31:13 | / | / | 1 | | 12:0 | R/W | UDF | IYUV_YGCOEF | | | | | the Y/G coefficient | | | | | the value equals to coefficient*2 <sup>10</sup> | # DE BACKEND Y/G CONSTANT REGISTER | Offset: 0x95C | | 1 | Register Name: DEBE_YGCONS_REG | |---------------|----------------|-----------------|-------------------------------------------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:14 | 1 | / | | | 13:0 | R/W | UDF | IYUV_YGCONS the Y/G constant the value equals to coefficient*2 <sup>4</sup> | ### DE BACKEND U/R COEFFICIENT REGISTER | Offset: | | | Register Name: DEBE_URCOEF_REG | |----------------------|--------------------|-------------|-------------------------------------------------| | G/Y component: 0x960 | | | | | R/U con | nponent: 0 | x964 | | | B/V con | nponent: 0x | <b>1968</b> | | | Bit | Bit Read/W Default | | Description | | | rite | /Hex | | | 31:13 | / | / | | | 12:0 | R/W | UDF | IYUV_URCOEF | | | | | the U/R coefficient | | | | | the value equals to coefficient*2 <sup>10</sup> | #### DE BACKEND U/R CONSTANT REGISTER | Offset: 0x96C | | | Register Name: DEBE_URCONS_REG | |---------------|----------------|-----------------|-----------------------------------------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:14 | / | / | | | 13:0 | R/W | UDF | IYUV_URCONS the U/R constant the value equals to coefficient*2 <sup>4</sup> | #### DE BACKEND V/B COEFFICIENT REGISTER | Offset: | | | Register Name: DEBE_VBCOEF_REG | |----------------------|----------------|------|--------------------------------| | G/Y component: 0x970 | | | | | R/U component: 0x974 | | | 7 | | B/V component: 0x978 | | | | | Bit | Read/W Default | | Description | | | rite | /Hex | | | 31:13 | / | 1 | / | | 12:0 R/W UDF | | UDF | IYUV_VBCOEF | | | the V/B coefficient | |--|-------------------------------------------------| | | the value equals to coefficient*2 <sup>10</sup> | #### **DE BACKEND V/B CONSTANT REGISTER** | Offset: 0x97C | | | Register Name: DEBE_VBCONS_REG | | |---------------|----------------|-----------------|-------------------------------------------------------------------------------|--| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | | 31:14 | / | / | / | | | 13:0 | R/W | UDF | IYUV_VBCONS the V/B constant the value equals to coefficient*2 <sup>4</sup> | | ### DE BACKEND OUTPUT COLOR CONTROL REGISTER | Offset: 0x9C0 | | | Register Name: DEBE_OCCTL_REG | |---------------|----------------|-----------------|----------------------------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:1 | / | / | | | 0 | R/W | UDF | OC_EN Color control module enable control 0: disable 1: enable | Color correction conversion algorithm formula: | R = | |-----------------------------------| | (R R component coefficient * R) + | | (R G component coefficient * G) + | | (R B component coefficient * B) + | | R constant | | | | G = | |-----------------------------------| | (G R component coefficient * R) + | | (G G component coefficient * G) + | | (G B component coefficient * B) + | | G constant | | | | B = | | (B R component coefficient * R) + | | (B G component coefficient * G) + | | (B B component coefficient * B) + | | B constant | ### DE BACKEND OUTPUT COLOR R COEFFICIENT REGISTER | Offset: | | | Register Name: DEBE_OCRCOEF_REG | |--------------------|--------------------|------|-------------------------------------------------| | R component: 0x9D0 | | 00 | | | G component: 0x9D4 | | D4 | | | B comp | B component: 0x9D8 | | | | Bit | Bit Read/W Default | | Description | | | rite | /Hex | | | 31:14 | / | / | | | 13:0 | R/W | UDF | OC_RCOEF | | | | | the R coefficient | | | | | | | | | | the value equals to coefficient*2 <sup>10</sup> | ### DE BACKEND OUTPUT COLOR R CONSTANT REGISTER | Offset: ( | Offset: 0x9DC | | Register Name: DEBE_OCRCONS_REG | |-----------|----------------|-----------------|---------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:15 | / | / | / | | 14:0 | R/W | UDF | OC_RCONS | | | the R constant | |--|------------------------------------------------| | | the value equals to coefficient*2 <sup>4</sup> | #### DE BACKEND OUTPUT COLOR G COEFFICIENT REGISTER | Offset: | | | Register Name: DEBE_OCGCOEF_REG | |--------------------|--------------------|-----------------|-------------------------------------------------| | R component: 0x9E0 | | Ξ0 | | | G comp | G component: 0x9E4 | | | | B component: 0x9E8 | | <b>E</b> 8 | | | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:14 | / | / | 1 | | 13:0 | R/W | UDF | OC_GCOEF | | | | | the G coefficient | | | | | the value equals to coefficient*2 <sup>10</sup> | ### DE BACKEND OUTPUT COLOR G CONSTANT REGISTER | Offset: 0x9EC | | | Register Name: DEBE_OCGCONS_REG | |---------------|----------------|-----------------|--------------------------------------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:15 | / | / | | | 14:0 | R/W | UDF | OC_GCONS the G constant the value equals to coefficient*2 <sup>4</sup> | #### DE BACKEND OUTPUT COLOR B COEFFICIENT REGISTER | Offset: | Register Name: DEBE_OCBCOEF_REG | |----------------------|---------------------------------| | G/Y component: 0x9F0 | | | R/U component: 0x9F4 | | | B/V component: 0x9F8 | | | Bit | Read/W | Default | Description | |-------|--------|---------|-------------------------------------------------| | | rite | /Hex | | | 31:14 | / | / | / | | 13:0 | R/W | UDF | OC_BCOEF | | | | | the B coefficient | | | | | the value equals to coefficient*2 <sup>10</sup> | | | | | | #### DE BACKEND OUTPUT COLOR B CONSTANT REGISTER | Offset: 0x9FC | | | Register Name: DEBE_OCBCONS_REG | |---------------|----------------|-----------------|--------------------------------------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:15 | / | / | | | 14:0 | R/W | UDF | OC_BCONS the B constant the value equals to coefficient*2 <sup>4</sup> | #### **PALETTE MODE** | Offset: | | | Pipe palette color table SRAM block | |---------------------|------------|---------|-------------------------------------| | Pipe0:0x5000-0x53FF | | | | | Pipe1:0 | x5400-0x57 | 'FF | | | Bit | Read/W | Default | Description | | | rite | /Hex | | | 31:24 | R/W | UDF | | | | | | Alpha value | | 23:16 | R/W | UDF | | | | | | Red value | | 15:8 | R/W | UDF | | | | | | Green value | | 7:0 | R/W | UDF | | | Ī | | Blue value | |---|--|------------| | | | | In this mode, RAM array is used for palette lookup table, each pixel in the layer frame buffer is treated as an index into the RAM array to select the actual color. The following figure shows the RAM array used for palette lookup and the corresponding colors output. #### On chip SRAM array Inputting External Frame Buffer Data | | _ | | | |-----------------|------------------|------------------|------------------| | $\alpha_0$ | R <sub>0</sub> | Go | B <sub>0</sub> | | $\alpha_1$ | R <sub>1</sub> | $G_1$ | B <sub>1</sub> | | | | | | | | | • | | | | | • | | | $\alpha_{n}$ | R <sub>n</sub> | Gn | B <sub>n</sub> | | σ <sub>11</sub> | I'n | O <sub>n</sub> | D <sub>n</sub> | | | | • | | | | | • | | | | | • | | | α254 | R <sub>254</sub> | G <sub>254</sub> | B <sub>254</sub> | | $\alpha_{255}$ | R <sub>255</sub> | G <sub>255</sub> | B <sub>255</sub> | | | | | | On chip SRAM for gamma correction ### INTERNAL FRAME BUFFER MODE PALETTE TABLE | Address: | | | Pipe palette table | | |---------------------|--------|---------|--------------------|--| | Pipe0:0x5000-0x53FF | | | | | | Pipe1:0x5400-0x57FF | | 7FF | | | | Bit | Read/W | Default | Description | | | | rite | /Hex | | | | 31:24 | R/W | UDF | Alpha value | | | 23:16 | R/W | UDF | Red value | | | 15:8 | R/W | UDF | Green value | | | 7:0 | R/W | UDF | Blue value | | The following figure shows the RAM array used for internal frame buffer mode and the corresponding colors output. | α 2 | R2 | G2 | B2 | |-----|----|----|----| | αο | R0 | G0 | В0 | | α 2 | R2 | G2 | B2 | | α3 | R3 | G3 | В3 | | | | | | | | | | | | | | | | | α2 | R2 | G2 | B2 | | α2 | R2 | G2 | B2 | | α3 | R3 | G3 | В3 | | α1 | R1 | G1 | B1 | | αι | R1 | G1 | B1 | | αο | R0 | G0 | В0 | | α3 | R3 | G3 | В3 | | α3 | P3 | C3 | R3 | Output color #### **GAMMA CORRECTION MODE** | Offset: | | | DE-on chip SRAM block | |---------------|--------|---------|-------------------------| | 0x4400-0x47FF | | | | | Bit | Read/W | Default | Description | | | rite | /Hex | | | 31:24 | R/W | UDF | Alpha channel intensity | | 23:16 | R/W | UDF | Red channel intensity | | 15:8 | R/W | UDF | Green channel intensity | | 7:0 | R/W | UDF | Blue channel intensity | In gamma correction mode, the RAM array is used for gamma correction, each pixel's alpha, red, green, and blue color component is treated as an index into the SRAM array. The corresponding alpha, red, green, or blue channel intensity value at that index is used in the actual color. The following figure shows the RAM array used for gamma correction and the corresponding colors output. #### On chip SRAM array Inputting external frame buffer data | | | : | | |---|----|-----|----| | 5 | 38 | 133 | 28 | | | | : | | | αο | R0 | G0 | B0 | | | |------|------|------|------|--|--| | α1 | R1 | G1 | B1 | | | | | | | | | | | | | : | | | | | | | • | | | | | αn | Rn | Gn | Bn | | | | | | | | | | | | : | | | | | | • | | | | | | | 0254 | R254 | G254 | B254 | | | | 0255 | R255 | G255 | B255 | | | Output color On chip SRAM for gamma correction # 5.5 MIPI DSI #### 5.5.1 Overview The Display Serial Interface (DSI) specifies the interface between a host processor and peripheral such as a display module. It builds on existing specs by adopting pixel formats and command set defined in MIPI alliance specs for Display Pixel Interface 2 (DPI-2) and Display Command Set (DCS). The MIPI DSI of A23 processor features: - Comply with MIPI DSI v1.01 and MIPI D-PHY v1.00 - 1/2/3/4 data lane configuration and up to 1Gbps per lane - Support ECC, CRC generation and EOT package - Support up to 1280x800@60fps with 4 data lanes - Support command mode - Support video mode - Non-burst mode with sync pulses - Non-burst mode with sync event - Burst mode - Supported pixel formats: RGB888, RGB666, RGB666 packed, and RGB565 - Support MIPI DCS, bidirectional configuration in LP ### 5.5.2 Block Diagram MIPI DSI Block Diagram # 5.5.3 DSI Register List | Module Name | Base Address | | |-------------|--------------|--| | DSI | 0x01CA0000 | | | Register Name | Offset | Description | |---------------------|--------|----------------------| | DSI_CTL_REG | 0x000 | DSI Control Register | | DSI_GINTO_REG | 0x004 | | | DSI_GINT1_REG | 0x008 | | | DSI_BASIC_CTL_REG | 0x010 | 7 | | DSI_BASIC_SIZEO_REG | 0x014 | | | DSI_BASIC_SIZE1_REG | 0x018 | | | DSI_PIXEL_CTLO_REG | 0x080 | | | DSI_PIXEL_CTL1_REG | 0x084 | | | DSI_PIXEL_PH_REG | 0x090 | | | DSI_PIXEL_PD_REG | 0x094 | J | | DSI_PIXEL_PFO_REG | 0x098 | | | DSI_PIXEL_PF1_REG | 0x09C | | | DSI_SYNC_HSS_REG | 0x0B0 | | | DSI_SYNC_HSE_REG | 0x0B4 | | | DSI_SYNC_VSS_REG | 0x0B8 | | | DSI_SYNC_VSE_REG | 0x0BC | | | DSI_BLK_HSAO_REG | 0x0C0 | | | DSI_BLK_HSA1_REG | 0x0C4 | | | DSI_BLK_HBPO_REG | 0x0C8 | | | DSI_BLK_HBP1_REG | 0x0CC | | | DSI_BLK_HFPO_REG | 0x0D0 | | | DSI_BLK_HFP1_REG | 0x0D4 | | |-------------------|--------------|---------------------| | DSI_BLK_HBLKO_REG | 0x0E0 | | | DSI_BLK_HBLK1_REG | 0x0E4 | | | DSI_BLK_VBLKO_REG | 0x0E8 | | | DSI_BLK_VBLK1_REG | 0x0EC | | | DSI_CMD_CTL_REG | 0x200 | | | DSI_CMD_RX_REG | 0x240+N*0x04 | (N=0,1,2,3,4,5,6,7) | | DSI_CMD_TX_REG | 0x300+N*0x04 | (N=0,1,2,,63) | | / | 0x2E0 | 1 | | / | 0x2E4 | 1 | | / | 0x2F0 | 1 | | / | 0x2F4 | 1 | | 1 | 0x2F8 | 1 | | / | 0xFF8 | / | # 5.5.4 DSI Register Description ### DSI\_CTL\_REG | Offse | Offset: 0x000 | | Register Name: DSI_CTL_REG | |-------|---------------|-----------|-------------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31: | / | / | / | | 1 | | | | | 0 | R/W | 0 | DSI_En | | | | | 0: disable | | | | | 1: enable | | | | | When it's disabled, the module will be reset to idle state. | # DSI\_GINTO\_REG | Offset | Offset: 0x004 | | Register Name: DSI_GINTO_REG | |--------|---------------|-----------|------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:2 | / | / | 1 | | 0 | | | | | 19 | R/W | 0 | Video_Line_Int_Flag | | 18 | R/W | 0 | Video_Vb_Int_Flag | | 17 | R/W | 0 | Instru_Step_Flag | | 16 | R/W | 0 | Instru_End_Flag | | 15:4 | / | 1 | 1 | | 3 | R/W | 0 | Video_Line_Int_En | | | | \ | 0: disable | | | | | 1: enable | | 2 | R/W | 0 | Video_Vb_Int_En | | | | | 0: disable | | |---|-----|---|----------------|--| | | | | 1: enable | | | 1 | R/W | 0 | Instru_Step_En | | | | | | 0: disable | | | | | | 1: enable | | | 0 | R/W | 0 | Instru_End_En | | | | | | 0: disable | | | | | | 1: enable | | # DSI\_GINT1\_REG | Offset | : 0x008 | | Register Name: DSI_GINT1_REG | |--------|-----------|-----------|------------------------------| | Bit | Read/Writ | Default/H | Description | | | e | ex | | | 31:1 | / | / | 1 | | 3 | | | <b>L</b> > \ Y | | 12:0 | R/W | 0 | Video_Line_Int_Num | # DSI\_BASIC\_CTLO\_REG | Offset | : 0x010 | | Register Name: DSI_BASIC_CTL0_REG | |--------|-----------|-----------|-----------------------------------| | | Γ | | | | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:2 | / | 1 | 1 | | 9 | | | | | 28 | R/W | 0 | Vsync_Existence | | | | | 0: exit | | | | | 1: no exit | | 27:1 | 1 | | / | | 9 | | | | | 18 | R/W | 0 | HS_Eotp_En | | | | | 0: disable | | | | | 1: enable | |-----------|-----|---|---------------------------------------------------------------------| | | | | enable eotp packet at the end of every HS transmission | | | | | format: "08h" "0fh" "0fh" "01h" | | 17 | R/W | 0 | CRC_En | | | | | 0: disable | | | | | 1: enable | | 16 | R/W | 0 | ECC_En | | | | | 0: disable | | | | | 1: enable | | 15:1<br>3 | / | / | 1 | | 12 | R/W | 0 | FIFO_Gating | | | | | 0: disable | | | | | 1: enable | | | | | Gating data from TCON, note that TCON data is gating in frame unit. | | 11 | / | / | 1 | | 10 | R/W | 0 | FIFO_Manual_Reset | | | | | write '1' to reset all correlation FIFO, write'0' has no effect. | | 9:6 | / | / | 1 | | 5:4 | R/W | 0 | Src_Sel | | | | | 00: tcon data | | | | | 01: test data | | | | | 1x: reservd | | | | | write '1' to reset all correlation FIFO, write'0' has no effect. | | 3:1 | / | / | 1 | | 0 | R/W | 0 | Instru_En | | | | | 0: disable | | | | | 1: enable | | | | | When instruction enable, dsi process from instruction0. | # DSI\_BASIC\_CTL1\_REG | Offset: 0x014 | | | Register Name: DSI_BASIC_CTL1_REG | |---------------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:1<br>2 | R/W | 0 | reserved | | 11:4 | R/W | 0 | Video_Start_Delay delay by lines, only valid in video mode | | 3 | / | / | 1 | | 2 | R/W | 0 | Video_Precision_Mode_Align 0: cut mode 1: fill mode | | 1 | R/W | 0 | Video_Frame_Start 0: normal mode 1: precision mode set '0' start new frame by inst, set '1' start new frame by cntr. | | 0 | R/W | 0 | DSI_Mode 0: command mode 1: video mode in video mode,enable timing define in basic size | # DSI\_BASIC\_SIZEO\_REG | Offset: 0x018 | | | Register Name: DSI_BASIC_SIZEO_REG | |---------------|-----------|-----------|------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:2 | / | / | / | | 8 | | | | | 27:1 | R/W | 0 | Video_VBP | | 6 | | | | | | | | | | 15:1 | / | / | / | |------|-----|---|-----------| | 2 | | | | | 11:0 | R/W | 0 | Video_VSA | | | | | | | | | | | # DSI\_BASIC\_SIZE1\_REG | Offset | : 0x01C | | Register Name: DSI_BASIC_SIZE1_REG | |-----------|----------------|-----------------|------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:2<br>9 | / | / | 1 | | 28:1<br>6 | R/W | 0 | Video_VT | | 15:1<br>2 | / | / | / | | 11:0 | R/W | 0 | Video_VACT | # DSI\_PIXEL\_CTLO\_REG | Offset | Offset: 0x080 | | Register Name: DSI_PIXEL_CTLO_REG | |-----------|---------------|-----------|------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:1<br>7 | / | / | | | 16 | R/W | 0 | PD_Plug_Dis disable PD plug before pixel bytes | | 15:5 | / | 1 | / | | 4 | R/W | 0 | Pixel_Endian | | | | | 0: LSB first 1: MSB first | | | | | | | 3:0 | R/W | 0 | Pixel_Format | | | Command mode | | |--|--------------------|--| | | 0: 24bit (rgb888) | | | | 1: 18bit (rgb666) | | | | 2: 16bit (rgb565) | | | | 3: 12bit (rgb444) | | | | 4: 8bit (rgb332) | | | | 5: 3bit (rgb111) | | | | Video mode | | | | 8: 24bit(rgb888) | | | | 9: 18bit(rgb666L) | | | | 10: 18bit (rgb666) | | | | 11: 16bit(rgb565) | | | | others: reserved | | # DSI\_PIXEL\_CTL1\_REG | Offse | Offset: 0x084 | | Register Name: DSI_PIXEL_CTL1_REG | |----------|----------------|-----------------|-----------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:<br>0 | / | / | | # DSI\_PIXEL\_PH\_REG | Offset | : 0x090 | 7 | Register Name: DSI_PIXEL_PH_REG | |-----------|----------------|-----------------|--------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:2<br>4 | R/W | 0 | only valid when DSI ECC is disable | | 23:8 | R/W | 0 | WC is byte numbers of PD in a pixel packet | | 7:6 | R/W | 0 | VC | | | | | Virtual Channel | |-----|-----|---|---------------------------------| | 5:0 | R/W | 0 | DT | | | | | video mode 24bit, set as "3eh" | | | | | video mode L18bit, set as "2eh" | | | | | video mode 18it, set as "1eh" | | | | | video mode 16bit, set as "0eh" | | | | | command mode, set as "39h" | # DSI\_PIXEL\_PD\_REG | Offset | : 0x094 | | Register Name: DSI_PIXEL_PD_REG | |-----------|----------------|-----------------|--------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:2<br>4 | / | / | | | 23:1 | R/W | 0 | PD_TranN Used in transmissions except 1 <sup>st</sup> one, set as "3Ch",only valid when PD_Plug_Dis is set to '0' | | 15:8 | / | / | 1 | | 7:0 | R/W | 0 | PD_Tran0 Used in 1 <sup>st</sup> transmission, set as "2Ch", only valid when PD_Plug_Dis is set to '0' | ### DSI\_PIXEL\_PFO\_REG | Offset | : 0x098 | | Register Name: DSI_PIXEL_PF0_REG | |-----------|----------------|-----------------|----------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:1<br>6 | 1 | | / | | 15:0 | R/W | 0 | CRC_Force CRC force to this value, this value is only valid when CRC is disable | # DSI\_PIXEL\_PF1\_REG | Offset: 0x09C | | | Register Name: DSI_PIXEL_PF1_REG | |---------------|-----------|-----------|------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:1 | R/W | 0xffff | CRC_Init_LineN | | 6 | | | CRC initial to this value in transmission except 1 <sup>st</sup> one, only valid when CRC is enabled. | | 15:0 | R/W | Oxffff | CRC_Init_Line0 CRC initial to this value in 1 <sup>st</sup> transmission every frame, only valid when CRC is enabled. | ### DSI\_SYNC\_HSS\_REG | Offset | 0x0B0 | | Register Name: DSI_SYNC_HSS_REG | |-----------|----------------|-----------------|---------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:2<br>4 | R/W | 0 | set as "12h" | | 23:1<br>6 | R/W | 0 | D1 set as "00h" | | 15:8 | R/W | 0 | set as "00h" | | 7:6 | R/W | 0 | VC<br>Virtual Channel | | 5:0 | R/W | 0 | DT HSS, set as "21h" | # DSI\_SYNC\_HSE\_REG | Offset: 0x0B4 | | | Register Name: DSI_SYNC_HSE_REG | |---------------|-----------|-----------|---------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | |------|-----|----|-------------------| | 31:2 | R/W | 0 | ECC | | 4 | | | set as "01h" | | 23:1 | R/W | 0 | D1 | | 6 | | | set as "00h" | | 15:8 | R/W | 0 | D0 | | | | | set as "00h" | | 7:6 | R/W | 0 | VC | | | | | Virtual Channel | | 5:0 | R/W | 0 | DT | | | | | HSE, set as "31h" | # DSI\_SYNC\_VSS\_REG | Offset | 0x0B8 | | Register Name: DSI_SYNC_VSS_REG | |--------|-----------|-----------|---------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:2 | R/W | 0 | ECC | | 4 | | | set as "07h" | | 23:1 | R/W | 0 | D1 | | 6 | | | set as "00h" | | 15:8 | R/W | 0 | D0 | | | | | set as "00h" | | 7:6 | R/W | 0 | VC | | | | | Virtual Channel | | 5:0 | R/W | 0 | DT | | | | | VSS, set as "01h" | ### DSI\_SYNC\_VSE\_REG | Bit | Read/Writ | Default/H | Description | |------|-----------|-----------|-------------------| | | е | ex | | | 31:2 | R/W | 0 | ECC | | 4 | | | set as "14h" | | 23:1 | R/W | 0 | D1 | | 6 | | | set as "00h" | | 15:8 | R/W | 0 | D0 | | | | | set as "00h" | | 7:6 | R/W | 0 | VC | | | | | Virtual Channel | | 5:0 | R/W | 0 | DT | | | | | VSE, set as "11h" | #### DSI\_BLK\_HSA0\_REG | Offse | t: 0x0C0 | | Register Name: DSI_BLK_HSA0_REG | |-------|-----------|-----------|------------------------------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31: | R/W | 0 | HSA_PH Note that bit23:8 is WC, define byte numbers of PD in a blank packet | # DSI\_BLK\_HSA1\_REG | Offset | 0x0C4 | | Register Name: DSI_BLK_HSA1_REG | |--------|-----------|-----------|---------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | Y | | 31:1 | R/W | 0 | HSA_PF | | 6 | | | | | 15:8 | / | / | | | 7:0 | R/W | 0 | HSA_PD | # DSI\_BLK\_HBP0\_REG | Offse | et: 0x0C8 | | Register Name: DSI_BLK_HBPO_REG | |-------|-----------|-----------|----------------------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31: | R/W | 0 | HBP_PH | | 0 | | | Note that bit23:8 is WC, define byte numbers of PD in a blank packet | # DSI\_BLK\_HBP1\_REG | Offset: 0x0CC | | | Register Name: DSI_BLK_HBP1_REG | |---------------|----------------|-----------------|---------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:1<br>6 | R/W | 0 | HBP_PF | | 15:8 | / | / | | | 7:0 | R/W | 0 | HBP_PD | # DSI\_BLK\_HFP0\_REG | Offse | t: 0x0D0 | | Register Name: DSI_BLK_HFPO_REG | |-------|------------------------|----|----------------------------------------------------------------------| | Bit | it Read/Writ Default/H | | Description | | | е | ex | | | 31: | R/W | 0 | HFP_PH | | 0 | | | Note that bit23:8 is WC, define byte numbers of PD in a blank packet | # DSI\_BLK\_HFP1\_REG | Offset | : 0x0D4 | | Register Name: DSI_BLK_HFP1_REG | |--------|---------------------|----|---------------------------------| | Bit | Read/Writ Default/H | | Description | | | е | ex | | | 31:1<br>6 | R/W | 0 | HFP_PF | |-----------|-----|---|--------| | 15:8 | / | / | / | | 7:0 | R/W | 0 | HFP_PD | # DSI\_BLK\_HBLKO\_REG | Offse | et: 0x0E0 | | Register Name: DSI_BLK_HBLK0_REG | |-------|-----------|-----------|----------------------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31: | R/W | 0 | HBLK_PH | | 0 | | | Note that bit23:8 is WC, define byte numbers of PD in a blank packet | # DSI\_BLK\_HBLK1\_REG | Offset: 0x0E4 | | | Register Name: DSI_HBLK_BLK1_REG | |---------------|-----------|-----------|----------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:1 | R/W | 0 | HBLK_PF | | 6 | | | | | 15:8 | / | / | | | 7:0 | R/W | 0 | HBLK_PD | # DSI\_BLK\_VBLKO\_REG | Offset: 0x0E8 | | ~ | Register Name: DSI_BLK_VBLK0_REG | |---------------|-----------|-----------|---------------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | <b>y</b> | | 31: | R/W | 0 | VBLK_PH | | 0 | | | Note that bit23:8 is WC, define byte numbers of PD in a blank | | | | | packet | # DSI\_BLK\_VBLK1\_REG | Offset | : 0x0EC | | Register Name: DSI_BLK_VBLK1_REG | |-----------|----------------|-----------------|----------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:1<br>6 | R/W | 0 | VBLK_PF | | 15:8 | / | / | / | | 7:0 | R/W | 0 | VBLK_PD | # DSI\_CMD\_CTL\_REG | Offset | : 0x200 | | Register Name: DSI_CMD_CTL_REG | |-----------|----------------|-----------------|----------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:2<br>5 | / | / | | | 26 | R/W | 0 | RX_Overflow 1: rx data is overflow register buffer Note: Write'1' to clear this bit. Write'0' has no effect. | | 25 | R/W | 0 | RX_Flag 1: rx has happened Note: Write'1' to clear this bit. Write'0' has no effect. | | 24 | R | 0 | RX_Status 0: rx is finish 1: rx is pending | | 20:1<br>6 | R | 0 | RX_Size (RX_Size+1) is number of bytes in the last rx. | | 15:9 | 1 | | 1 | | 9 | R/W | 0 | TX_Flag 1: tx has happened Note: Write'1' to clear this bit. Write'0' has no effect. | | 8 | R | 0 | TX_Status | |-----|-----|---|--------------------------------------------| | | | | 0: tx is finish | | | | | 1: tx is pending | | 7:0 | R/W | 0 | TX_Size | | | | | (TX_Size+1) is number of bytes ready to tx | # DSI\_CMD\_RX\_REG | Offse | et: 0x240+N*0 | )x04 | Register Name: DSI_CMD_RX_REG | |---------------------|---------------|-----------|-----------------------------------------------------------| | (N=0,1,2,3,4,5,6,7) | | | | | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31: | R/W | 0 | Data | | 0 | | | Bit: 31:24 23:16 15:8 7:0 | | | | | N=0: Byte03 Byte02 Byte01 Byte00 | | | | | N=1: Byte07 Byte06 Byte05 Byte04 | | | | | N=2: Byte11 Byte10 Byte09 Byte08 | | | | | N=3: Byte15 Byte14 Byte13 Byte12 | | | | | N=4: Byte19 Byte18 Byte17 Byte16 | | | | | N=5: Byte23 Byte22 Byte21 Byte20 | | | | | N=6: Byte27 Byte26 Byte25 Byte24 | | | | | N=7: Byte31 Byte30 Byte29 Byte28 | | | | | Data from rx, only in LPDT | | | | | Only read when RX_Flag is set. No way to clear this FIFO. | # DSI\_CMD\_TX\_REG | Offset:0x300+N*0x04 | | | Register Name: DSI_CMD_TX_REG | |---------------------|----------------|-----------------|-------------------------------| | (N=0,1,2255) | | | | | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31: | R/W | 0 | Data | | 0 | | Bit: | 31:24 | 23:16 | 15:8 | 7:0 | |---|--|------|------------|-----------|------------|------------------------------| | | | N=0: | Byte03 | Byte02 | Byte01 | Byte00 | | | | N=1: | Byte07 | Byte06 | Byte05 | Byte04 | | | | N=2: | Byte11 | Byte10 | Byte09 | Byte08 | | | | N=3: | Byte15 | Byte14 | Byte13 | Byte12 | | | | N=4: | Byte19 | Byte18 | Byte17 | Byte16 | | | | N=5: | Byte23 | Byte22 | Byte21 | Byte20 | | | | N=6: | Byte27 | Byte26 | Byte25 | Byte24 | | | | N=7: | Byte31 | Byte30 | Byte29 | Byte28 | | | | Data | for tx, tr | ansmissio | n in HS ar | nd LPDT, defined by INST_REG | # 5.6 **IEP** The IEP (Image Enhancement Processor) of A23 processor includes CMU, DRC, and write back controller, which can be used to adjust the dynamic range of images. #### 5.6.1 CMU Color Management Unit (CMU) is introduced in A23 platform to adjust colors from DEFE so that a better vivid vision effect can be achieved, and it is also capable of flesh tones enhancement. #### It features: - Support RGB888 input and output format - Support window clipping up to 8192x8192 pixels - Support global and local adjustment for hue/ saturation/ brightness in HSV space - Support red/green/blue/cyan/magenta/yellow/flesh areas modifying in local adjustment mode #### 5.6.2 DRC DRC (Dynamic Range Controller) adjusts the image mapping curve according to the histogram frame by frame. The control function can be defined by the software driver according to the application. A typical application is content-based backlight control. #### It features: - Support 1280x800 input/output - Support HISTOGRAM and DRC in YUV or HSV color space #### 5.6.3 Write-Back Controller #### **OVERVIEW** Write-back Controller is a circuit for capturing data between display engine and LCD controller. Data will be written back to SDRAM. The Write-back controller includes following features: - Support 1280x800 pixels write-back - Support source cropping - Support RGB888 and YUV444 format input - Support write-back linestride setting - Support interleaved ARGB8888 and NV12/NV21 output - Support down sample to 1/2X, 1/4X - Color space converter included #### **WBC BLOCK DIAGRAM** #### WRITE-BACK CONTROLLER REGISTER LIST | Module name | Base address | | |-----------------------|--------------|--| | Write-back Controller | 0x01E7 0200 | | | Register name | Offset | Description | |--------------------|--------|------------------------------------------| | WBC_GCTRL_REG | 0x000 | Module General Control Register | | WBC_SIZE_REG | 0x004 | Input Size Register | | WBC_CROP_COORD_REG | 0x008 | Cropping Coordinate Register | | WBC_CROP_SIZE_REG | 0х00с | Cropping Size Register | | WBC_CHO_ADDR_REG | 0x010 | Write-Back Channel O Address Register | | WBC_CH1_ADDR_REG | 0x014 | Write-Back Channel 1 Address Register | | WBC_CHO_LSTRD_REG | 0x020 | Write-Back Channel 0 Linestride Register | | WBC_CH1_LSTRD_REG | 0x024 | Write-Back Channel 1 Linestride Register | | WBC_RESIZER_REG | 0x030 | Resizer Setting Register | | WBC_FORMAT_REG | 0x034 | Output Format Register | | WBC_INT_REG | 0x038 | Interrupt Control Register | | WBC_STATUS_REG | 0x03c | Module Status Register | | WBC_BURST_REG | 0x040 | DMA Burst Setting | | WBC_CSC_COEF00_REG | 0x050 | CSC Coefficient 00 Register | | WBC_CSC_COEF01_REG | 0x054 | CSC Coefficient 01 Register | | WBC_CSC_COEF02_REG | 0x058 | CSC Coefficient 02 Register | | WBC_CSC_COEF03_REG | 0x05c | CSC Coefficient 03 Register | | WBC_CSC_COEF10_REG | 0x060 | CSC Coefficient 10 Register | | WBC_CSC_COEF11_REG | 0x064 | CSC Coefficient 11 Register | | WBC_CSC_COEF12_REG | 0x068 | CSC Coefficient 12 Register | | WBC_CSC_COEF13_REG | 0х06с | CSC Coefficient 13 Register | | WBC_CSC_COEF20_REG | 0x070 | CSC Coefficient 20 Register | | WBC_CSC_COEF21_REG | 0x074 | CSC Coefficient 21 Register | |--------------------|-------|-----------------------------| | WBC_CSC_COEF22_REG | 0x078 | CSC Coefficient 22 Register | | WBC_CSC_COEF23_REG | 0x07c | CSC Coefficient 23 Register | #### WRITE-BACK CONTROLLER REGISTER DESCRIPTION #### **MODULE GENERAL CONTROL REGISTER** | Bit Read/Writ e | Default/H<br>ex | Description | |-----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | 31 R/W | 0 | BIST_EN | | | | BIST enable | | | | 0: disable 1: enable | | 30:21 / | / | 1 | | , | | | | 20 R/W | 0 | WB_STOP_TIMING | | | | When error occurs, module stop accessing dram or not. | | | | 0: Write-back DONOT stop. | | | | 1: Write-back stops. | | 19:17 / | / | | | 16 R/W | 0 | WB_EN | | | | Start write-back process. | | | | 0: Enable | | | Y | 1: Disable | | | | If WB_MODE set to 0, the write back process will start when WB_EN is set and a new frame processing begins. Otherwise, if WB_MODE set to 1, write back process will start | | | | immediately. The bit will be self-cleared when writing-back frame process starts. | | 15:13 / | / | / | | 12 | R/W | 0 | IN_PORT_SEL | |-------|-----|---|----------------------------------------------------------------------------------------------| | | | | | | | | | Input port selection | | | | | 0: port 0 (DRC input) | | | | | 1: port 1 (DRC output) | | 11:09 | / | / | 1 | | 08 | R/W | 0 | WB_MODE | | | | | Write-back mode setting | | | | | 0: Capture mode: Write-back and display simultaneously.(support port 0 and port 1) | | | | | 1: Write-back only mode: Write-back to dram only, display will disable.(support port 1 only) | | 07:05 | / | / | 1 | | 04 | R/W | 0 | REG_RDY_EN | | | | | Buffered registers configuration ready switch | | | | | 0: Not ready | | | | | 1: Registers configuration ready | | | | | | | | | | Note: When the new frame start, the bit will also be | | | | | self-cleared. | | 03:01 | / | 1 | | | 00 | R/W | 0 | EN | | | | | | | | | 7 | Module enable | | | | | 0: Disable | | | | | 1: Enable | #### **INPUT SIZE REGISTER** | Offset: 0X0 | 004 | | Register name: WBC_SIZE_REG | |-------------|-----------|-----------------|--------------------------------------------------------------------| | Bit | Read/Writ | Default/H<br>ex | Description | | | | | | | 31:27 | / | / | / | | 26:16 | R/W | 0 | HEIGHT | | | | | Input height The real input height = The value of these bits + 1. | | 15:11 | / | / | 1 | | 10:00 | R/W | 0 | WIDTH | | | | | Input width | | | | | The real input width = The value of these bits + 1. | #### **CROPPING COORDINATE REGISTER** | Offset | : 0X008 | | Register name: WBC_CROP_COORD_REG | |-----------|----------------|-----------------|------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:2<br>7 | / | 1 | | | 26:1<br>6 | R/W | 0 | CROP_TOP Cropping top position Top position is the left-top y coordinate of input window in pixels | | 15:1<br>1 | | | / | | 10:0<br>0 | R/W | 0 | CROP_LEFT | | | Cropping left position | |--|------------------------------------------------------------------| | | Left position is left-top x coordinate of input window in pixels | #### **CROPPING SIZE REGISTER** | Offset | Offset: 0X00c | | Register name: WBC_CROP_SIZE_REG | |-----------|---------------|-----------|----------------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:2<br>7 | / | / | | | 26:1<br>6 | R/W | 0 | CROP_HEIGHT | | | | | Cropping region height | | | | | The real cropping region height = the value of these bits + 1. | | 15:1<br>1 | / | / | | | 10:0 | R/W | 0 | CROP_WIDTH | | | | | Cropping region width | | | | | The real cropping region width = the value of these bits + 1. | # WRITE-BACK CHANNEL 0 ADDRESS REGISTER | Offset: 0X010 | | | Register name: WBC_CH0_ADDR_REG | |---------------|----------------|-----------------|------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:0<br>0 | R/W | 0 | ADDR Write-back channel 0 address in BYTE. When output format is ARGB, ADDR must 4 bytes aligning. | #### WRITE-BACK CHANNEL 1 ADDRESS REGISTER | Offset: 0X014 | Register name: WBC_CH1_ADDR_REG | |---------------|---------------------------------| | | | | Bit | Read/Writ | Default/H | Description | |------|-----------|-----------|----------------------------------------------------------------| | | е | ex | | | 31:0 | R/W | 0 | ADDR | | 0 | | | Write-back channel 1 address in BYTE. | | | | | When output format is ARGB, <b>ADDR</b> must 4 bytes aligning. | #### WRITE-BACK CHANNEL 0 LINESTRIDE REGISTER | Offset | Offset: 0X020 | | Register name: WBC_CHO_LSTRD_REG | |--------|---------------|-----------|-----------------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:0 | R/W | 0 | LSTRD | | 0 | | | Write-back channel 0 linestride in BYTE. | | | | | When output format is ARGB, <b>LSTRD</b> must 4 bytes aligning. | #### WRITE-BACK CHANNEL 1 LINESTRIDE REGISTER | Offset: 0X024 | | | Register name: WBC_CH1_LSTRD_REG | |---------------|-----------|-----------|----------------------------------------------------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:0<br>0 | R/W | 0 | Urite-back channel 1 linestride in BYTE. When output format is ARGB, LSTRD must 4 bytes aligning. | #### **RESIZER SETTING REGISTER** | Offset: 0X030 | | | Register name: WBC_RESIZER_REG | |---------------|-----------|-----------|--------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:0 | 1 | | / | | 2 | | | | | 01:0 | R/W | 0 | FACTOR | | 0 | | | | | | Output down sample factor. | | |--|----------------------------|--| | | 0: 1X | | | | 1: 1/2X | | | | 2: 1/4X | | | | 3: reserved | | #### **OUTPUT FORMAT REGISTER** | Offset | : 0X034 | | Register name: WBC_FORMAT_REG | |-----------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:0<br>5 | / | / | | | 04 | R/W | 0 | Output format pixel sequence In ARGB8888 data mode: 0: BGRA(bit31 to bit0) 1: ARGB In UV combined data mode: (UV component) 00: V1U1V0U0 01: U1V1U0V0 | | 03:0<br>1 | / | 1 | | | 00 | R/W | 0 | Output format selection 0: Interleaved ARGB8888 (alpha is always 0xff) 1: Non tile-based UV combined YUV420. | #### INTERRUPT CONTROL REGISTER | Offset: 0X038 | | | Register name: WBC_INT_REG | |-----------------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:1<br>7 | / | / | | | 16 | R/W | 0 | WB_END_INT_TIMING Timing when write-back end interrupt sends 0: last data writing to SDRAM 1: last command sending to mbus | | 15:0<br>7 | / | / | 1 | | 06 | R/W | 0 | WB_UNFINISH_INT_EN Write-back unfinish error interrupt enable 0: Enable 1: Disable | | 05 | R/W | 0 | WB_FIFO_OVF_INT_EN Write-back FIFO overflow error interrupt enable 0: Enable 1: Disable | | 04<br>03:0<br>1 | R/W | | WB_FIFO_EMPTY_INT_EN Write-back FIFO empty error interrupt enable 0: Enable 1: Disable / | | 00 | R/W | 0 | WB_END_INT_EN | | | Write-back end interrupt enable | |--|---------------------------------| | | 0: Enable | | | 1: Disable | #### **MODULE STATUS REGISTER** | Offset | : 0X03c | | Register name: WBC_STATUS_REG | |-----------|----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:0<br>9 | / | / | | | 08 | R | 0 | WB_BUSY | | | | | Write-back process status | | | | | 0: write-back end or write-back disable | | | | | 1: write-back in process | | | | | | | | | | This flag indicates that a full frame has not been written back | | | | | to the memory. The bit will be set when write-back enable bit | | | | | is set, and be cleared when write-back process end. When module restarts, this bit will be also cleared. When error occur | | | | | module restarts, this bit will be also cleared. When error occur | | 07 | / | 1 | | | 06 | R/W | 0 | WB_UNFINISH_ERR | | | | | <b>Y</b> | | | | A | Marke had on Gride annual to the | | | | | Write-back unfinish error status O: No error | | | | | <i>y</i> | | | | | 1: Error | | | | | | | | | | Write 1 to clear. Module restarts, this bit will be also cleared. | | 05 | R/W | 0 | WB_FIFO_OVF_ERR | | | | | | | | | | Write-back FIFO overflow error status | | | | | 0: No error | |------|-----|---|-------------------------------------------------------------------| | | | | 1: Error | | | | | 1. 1.10 | | | | | | | | | | Write 1 to clear. Module restarts, this bit will be also cleared. | | 04 | R/W | 0 | WB_FIFO_EMPTY_ERR | | | | | | | | | | Write-back FIFO empty error status | | | | | 0: No error | | | | | 1: Error | | | | | | | | | | Write 1 to clear Madula restarts this bit will be also cleared | | | | | Write 1 to clear. Module restarts, this bit will be also cleared. | | 03:0 | / | / | | | 1 | | | | | 00 | R/W | 0 | WB_END_FLAG | | | | | | | | | | Write-back process finish flag | | | | | 0: write-back unfinished | | | | | 1: write-back finished | | | | | | | | | | This flag indicates that a full frame has not been written back | | | | | to the memory. The bit will be set when write-back process | | | | | end. Write 1 to clear. Module restarts, this bit will be also | | | | | cleared. | #### **DMA BURST SETTING** | Offset | Offset: 0x040 | | Register Name: WBC_DMA_REG | |-----------|----------------|-----------------|----------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:0<br>2 | | / | / | | 01:0<br>0 | R/W | 0x0 | BURST_LEN | | | DMA burst length | |--|------------------| | | 0: 16 words | | | 1: 32 words | | | 2: 64 words | | | 3: 128 words | #### **CSC COEFFICIENT 00 REGISTER** | Offset: 0x050 | | | Register Name: WBC_CSC_COEF00_REG | |---------------|-----------|-----------|-------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:1 | / | / | 1 | | 3 | | | | | 12:0 | R/W | 0x0 | COEF | | 0 | | | | | | | | the V/D coefficient | | | | | the Y/R coefficient | | | | | the value equals to coefficient*2 <sup>10</sup> | # **CSC COEFFICIENT 01 REGISTER** | Offset: 0x054 | | | Register Name: WBC_CSC_COEF01_REG | |---------------|-----------|-----------|-------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:1 | / | / | | | 3 | | | | | 12:0<br>0 | R/W | 0x0 | COEF | | | | | the Y/R coefficient | | | | | the value equals to coefficient*2 <sup>10</sup> | #### **CSC COEFFICIENT 02 REGISTER** | Offset: 0x058 | | | Register Name: WBC_CSC_COEF02_REG | |---------------|-----------|-----------------|---------------------------------------------------------------------| | Bit | Read/Writ | Default/H<br>ex | Description | | 31:1 | / | / | | | 12:0 | R/W | 0x0 | COEF | | | | | the Y/R coefficient the value equals to coefficient*2 <sup>10</sup> | #### **CSC COEFFICIENT 03 REGISTER** | Offset | : 0x05c | | Register Name: WBC_CSC_COEF03_REG | |--------|-----------|-----------|-----------------------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:1 | / | / | 1 | | 4 | | | | | 13:0 | R/W | 0x0 | the Y/R constant the value equals to coefficient*2 <sup>4</sup> | #### **CSC COEFFICIENT 10 REGISTER** | Offset | : 0x060 | | Register Name: WBC_CSC_COEF10_REG | |-----------|----------------|-----------------|-----------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:1<br>3 | 1 | | / | | 12:0 | R/W | 0x0 | the U/G coefficient | #### **CSC COEFFICIENT 11 REGISTER** | Offset: 0x064 | | | Register Name: WBC_CSC_COEF11_REG | |---------------|----------------|-----------------|---------------------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:1<br>3 | / | / | | | 12:0 | R/W | 0x0 | the U/G coefficient the value equals to coefficient*2 <sup>10</sup> | #### **CSC COEFFICIENT 12 REGISTER** | Offset: 0x068 | | | Register Name: WBC_CSC_COEF12_REG | |---------------|-----------|-----------|-------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:1 | / | / | 1 | | 3 | | | | | 12:0 | R/W | 0x0 | COEF | | | | Á | the U/G coefficient | | | | | the value equals to coefficient*2 <sup>10</sup> | #### **CSC COEFFICIENT 13 REGISTER** | Offset: 0x06c | | | Register Name: WBC_CSC_COEF13_REG | |---------------|----------------|-----------------|-----------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:1 | | 1 | | | 13:0 | R/W | 0x0 | CONT | | 0 | | | | |---|--|------------------------------------------------|--| | | | the U/G constant | | | | | the value equals to coefficient*2 <sup>4</sup> | | #### **CSC COEFFICIENT 20 REGISTER** | Offset: 0x070 | | | Register Name: WBC_CSC_COEF20_REG | |---------------|-----------|-----------|-------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:1 | / | / | 1 | | 3 | | | | | 12:0 | R/W | 0x0 | COEF | | | | | | | | | | the V/B coefficient | | | | | the value equals to coefficient*2 <sup>10</sup> | #### **CSC COEFFICIENT 22 REGISTER** | Offset: 0x074 | | | Register Name: WBC_CSC_COEF21_REG | |---------------|-----------|-----------|-------------------------------------------------| | Bit | Read/Writ | Default/H | Description | | | e | ex | | | 31:1 | / | / | | | 3 | | | <b>\</b> | | 12:0 | R/W | 0x0 | COEF | | | | 7 | the V/B coefficient | | | | | the value equals to coefficient*2 <sup>10</sup> | # **CSC COEFFICIENT 22 REGISTER** | Offset: 0x078 | | | Register Name: WBC_CSC_COEF22_REG | |---------------|-----------|-----------|-----------------------------------| | Bit | Read/Writ | Default/H | Description | | | е | ex | | | 31:1 | / | / | / | |------|-----|-----|---------------------------------------------------------------------| | 3 | | | | | 12:0 | R/W | 0x0 | COEF | | | | | the V/B coefficient the value equals to coefficient*2 <sup>10</sup> | #### **CSC COEFFICIENT 23 REGISTER** | Offset: 0x07c | | | Register Name: WBC_CSC_COEF23_REG | |---------------|-----------|-----------------|-----------------------------------------------------------------| | Bit | Read/Writ | Default/H<br>ex | Description | | 31:1 | / | / | 1 | | 4 | | | | | 13:0 | R/W | 0x0 | the V/B constant the value equals to coefficient*2 <sup>4</sup> | # **Chapter 6** # **Video Input** This chapter details the video input system of A23 processor from following perspectives: CSI # 6.1 **CSI** The A23 processor comes with one parallel CMOS sensor interface that supports up to 5M pixels. It also supports dual-channel output for display and encoding. #### 6.1.1 Features - Support 8-bit YUV422 CMOS sensor interface - Support CCIR656 protocol for NTSC and PAL - Support multi-channel ITU-R BT656 time-multiplexed format - Support still capture resolution up to 4Kx4K - Support video capture resolution up to 1080p@60fps - Support dual-channel buffer output for display and encoding - Parsing interleaved YCbCr 422 data into planar or special tile-based Y, Cb, Cr output to memory - Parsing YCbCr 420 data into planar or special tile-based Y, Cb, Cr output to memory - Parsing interlaced data into field or frame output to memory - Support received data double buffer - Support crop and scale - Support H/V-flip and rotation - Frame rate counter statistic #### CCI - Compatible with I2C transmission in 7-bit slave ID and 1-bit R/W - Automatic transmission - Support 0/8/16/32- bit register address - Support 8/16/32- bit data - Support 64-byte FIFO input CCI data - Synchronized with CSI signal and delay trigger supported - Support repeated transmission with sync signal # 6.1.2 Block Diagram # **6.1.3** CSI Function Description ### **CSI FIFO DISTRIBUTION** | | T | | | | | | |-----------|---------------|------------------|------------|-----------------------|---------|-------------------------------| | Interface | YUYV422 | 2 Interleaved | I/RAW | YUV422 UV<br>Combined | YUV444 | YUV444 Planar to<br>YUV422 UV | | | | | | <b>G</b> 0 <b>G</b> 0 | Planar | Combined | | Input | YUV422 | | Raw | Raw | Raw | Raw | | format | | | | | | | | Output | Planar | UV | Raw/RGB | Raw | Raw | Raw | | format | | combine<br>d/ MB | /PRGB | | | Y | | CH0_FIFO0 | Y pixel | Y pixel | All pixels | Y pixel data | Y pixel | Y pixel data | | | data | data | data | | data | | | CH0_FIFO1 | Cb (U) | Cb (U) Cr | - | - ( | - \ / | - | | | pixel<br>data | (V) | | | | | | | uata | pixel | | | | | | | | data | | | | | | CH0_FIFO2 | Cr (V) | - | - | - | - | - | | | pixel<br>data | | | , | | | | | uata | | | <b>Y</b> | | | | CH1_FIFO0 | _ | - | - | Čb (U) Cr | Cb (U) | Cb (U) Cr (V) | | | | | | (V) | pixel | pixel data | | _ | | | | pixel data | data | | | CH2_FIFO0 | - | - | - | - | Cr(V) | - | | | | 7 | | | pixel | | | | | | | | data | | | Interface | BT656 Interface | Channels | |--------------|-----------------|----------| | Input format | YUV422 | | | Output format | Planar | UV | | | | |---------------|--------|-----------|-----|---|---| | | | combined/ | | | | | | | МВ | | | | | CH0_FIFO0 | Y | Υ | 1 | 2 | 4 | | CH0_FIFO1 | Cb (U) | CbCr | | / | | | | | (UV) | | | | | CH0_FIFO2 | Cr (V) | - | | 7 | | | CH1_FIFO0 | Y | Y | - 🗸 | | | | CH1_FIFO1 | Cb (U) | CbCr | | | | | | | (UV) | | | | | CH1_FIFO2 | Cr (V) | - | | | | | CH2_FIFO0 | Y | Y | | - | - | | CH2_FIFO1 | Cb (U) | CbCr | | | | | | | (UV) | , | | | | CH2_FIFO2 | Cr (V) | - | | | | | CH3_FIFO0 | Y | Y | | | | | CH3_FIFO1 | Cb (U) | CbCr | | | | | | | (UV) | | | | | | | 7 | | | | | CH3_FIFO2 | Cr (V) | - | | | | | Interface | MIPI Interface | | | Char | nnels | | | |---------------|----------------|-----------|-----------------|------|-------|---|---| | Input format | YUV422/YUV420 | | Raw | | | | | | Output format | Planar | UV | Pass-Through | | | | | | | | combined/ | /Padding | | | | | | | | МВ | | | | | | | CH0_FIFO0 | Υ | Υ | All pixels data | 1 | 2 | 3 | 4 | | CH0_FIFO1 | Cb (U) | CbCr | - | | | | | | · | | | | | | | | |-----------|--------|------|-----------------|---|---|---|---| | | | (UV) | | | | | | | CH0_FIFO2 | Cr (V) | - | - | | | | | | CH1_FIFO0 | Y | Υ | All pixels data | - | | | | | CH1_FIFO1 | Cb (U) | CbCr | - | | | | | | | | (UV) | | | | | | | | | | | | | | | | CH1_FIFO2 | Cr (V) | - | - | | 1 | | | | CH2_FIFO0 | Y | Υ | All pixels data | | - | | 7 | | CH2_FIFO1 | Cb (U) | CbCr | - | | | | / | | | | (UV) | | | | | | | CH2_FIFO2 | Cr (V) | - | - | | | | | | CH3_FIFO0 | Υ | Y | All pixels data | | | 1 | | | CH3_FIFO1 | Cb (U) | CbCr | - | | | | | | | | (UV) | | , | | | | | CH3_FIFO2 | Cr (V) | - | | | | | | ### **TIMING** #### CSI timing Vref= positive; Href= positive #### vertical size setting horizontal start clock = n horizontal active clock's length = m horizontal size setting and pixel clock timing(Href= positive) ### **CCIR656 HEADER CODE** #### CCIR656 Header Data Bit Definition | Data Bit | First Word(0xFF) | Second<br>Word(0x00) | Third<br>Word(0x00) | Fourth Word | |---------------|------------------|----------------------|---------------------|-------------| | CS D[9] (MSB) | 1 | 0 | 0 | 1 | | CS D[8] | 1 | 0 | 0 | F | | CS D[7] | 1 | 0 | 0 | V | | CS D[6] | 1 | 0 | 0 | Н | | CS D[5] | 1 | 0 | 0 | P3 | | CS D[4] | 1 | 0 | 0 | P2 | | CS D[3] | 1 | 0 | 0 | P1 | | CS D[2] | 1 | 0 | 0 | P0 | | CS D[1] | х | х | x | х | | CS D[0] | х | х | х | х | For compatibility with an 8-bit interface, CS D[1] and CS D[0] are not defined. | Decode | F | V | Н | Р3 | P2 | P1 | Р0 | |-------------------------------------|---|---|---|----|----|----|----| | Field 1 start of active video (SAV) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Field 1 end of active video (EAV) | 0 | 0 | 1 | 1 | 1 | 0 | 1 | | Field 1 SAV (digital blanking) | 0 | 1 | 0 | 1 | 0 | 1 | 1 | | Field 1 EAV (digital blanking) | 0 | 1 | 1 | 0 | 1 | 1 | 0 | | Field 2 SAV | 1 | 0 | 0 | 0 | 1 | 1 | 1 | | Field 2 EAV | 1 | 0 | 1 | 1 | 0 | 1 | 0 | | Field 2 SAV (digital blanking) | 1 | 1 | 0 | 1 | 1 | 0 | 0 | | Field 2 EAV (digital blanking) | 1 | 1 | 1 | 0 | 0 | 0 | 1 | #### **OFFSET DEFINITION** Offset in horizontal and vertical can be added when receiving image. Unit is pixel. For YUV422 format, pixel unit is a YU/YV combination. For YUV420 format, pixel unit is a YU/YV combination in YC line, and only a Y in Y line. For Bayer\_raw format, pixel unit is a R/G/B single component. For RGB565, pixel unit is two bytes of RGB565 package. For RGB888, pixel unit is three bytes of RGB combination. #### **SCALE DEFINITION** All channel input image can be decimated to its quarter size if QUART\_EN is set to 1. When using this function, horizontal input components should be multiples of the components in a unit, and vertical lines should be multiples of the height of a unit. Specific components and lines will be dropped except the blue ones as follows. Component sequence in a unit may changed, but unit dropping position will not changed. BAYER\_RAW(raw\_8/raw\_10/raw\_12): GRGRGRGR... BGBGBGBG... GRGRGRGR... BGBGBGBG... GRGRGRGR... BGBGBGBG... GRGRGRGR... BGBGBGBG... A23 User Manual (Revision 1.0) **RGB888**: | RGBRGB | |-----------------------------------| | RGBRGB | | | | RGB565: | | 565565 | | 565565 | | | | YUV422(8bit/10bit in field mode): | | YUYVYUYV | | YUYVYUYV | | YUYVYUYV | | YUYVYUYV | | | | YUV422(8bit/10bit in frame mode): | | YUYVYUYV→odd field | | YUYVYUYV→even field | | YUYVYUYV | | YUYVYUYV | | | | YUV420(8bit/10bit): | | YC line: YUYVYUYV | | Y line: YYYY | | YC line: YUYVYUYV | | Y line: YYYY | #### **FLIP DEFINITION** Both horizontal and vertical flip are supported at the same time. This function is implemented in the process of each FIFO writing data to memory, only flipping the data of separate FIFO, not changing component to FIFO distribution. If horizontal flip is enabled, one or more pixels will be took as a unit: For YUV format, a unit of $Y_0U_0Y_1V_1$ will parser and flip the Y component in one channel, and UV will be treated as a whole. In planar output mode, U and V will be flipped separately. In UV combined output mode, UV will be flipped as a whole. So, a sequence of $Y_1U_0Y_0V_1$ will be. For Bayer\_raw format, situation is much like. A GR/BG sequence will be changed to BG/RG. A unit of square has four pixels. For RGB565/RGB888, one unit of two/three bytes of component will be flipped with original sequence. #### **CAMERA COMMUNICATION INTERFACE** The CCI module support master mode i2c-compatible single read and write access to camera and related devices. It reads a series of packet from FIFO(accessed by registers) and transmit with the format defined in specific register(or packet data). In compact mode, format register define the slave ID, R/W flag, register address width (0/8/16/32...bit), data width (8/16/32...bit) and access counter. In complete mode, all data and format will be loaded from memory packet. The access counter should be set to N(N> 0), and it will read N packets from FIFO. The total bytes should not exceed 64 for FIFO input mode. | COMPAC | T MODE | | | | | | |---------|-----------|-------------|-------------------------|------------------------|----------|---------| | | MEM START | | | | | MEM END | | | BYTE0 | BYTE1 | BYTE2 | вутез | | BYTEn | | 8_8 RD | Reg0 | Data0_rd | Reg1 | Data1_rd | | | | 8_8 WR | Reg0 | Data0 | Reg1 | Data1 | | | | 16_8 RD | Reg0_high | Reg0_low | Data0_rd | Reg1_high | | | | 16_8 WR | Reg0_high | Reg0_low | Data0 | Reg1_high | ••••• | | | | • | | Total bytes = Packet si | ze * Counter of packer | <u> </u> | <b></b> | | | | A packet | | | | | | COMPLET | E MODE | | <b>Y</b> | | | | | | BYTE0 | BYTE1 | BYTE2 | BYTE3 | | BYTEn | | 8_8 RD | Slave_id | Reg_w/Dat_w | Reg0 | Data0 | | | | 8_8 WR | Slave_id | Reg_w/Dat_w | Reg0 | Data0 | | | | 16_8 RD | Slave_id | Reg_w/Dat_w | Reg0_high | Reg0_low | Data0 | | | 16_8 WR | Slave_id | Reg_w/Dat_w | Reg0_high | Reg0_low | Data0 | | | | • | | Γotal bytes = Packet si | ze * Counter of packet | : | | | Ĭ | | A packet | | | | | A packet is several bytes filled with register address and data(if in complete mode, slave id and width should be filled too) as the i2c access sequence defined. That is, the low address byte will be transmitted/received first. Bytes will be sent in write access, while some address will be written back with the data received in read access. After set the execution bit, the module will do the transmission automatically and return the result - success or fail. If any access fail, the whole transmission will be stopped and returns the number when it fail in the access counter. # 6.1.4 CSI Register List | Module Name | Base Address | | |-------------|--------------|--| | CSI | 0x01CB0000 | | | | 0.00 | | |--------------------|--------|-------------------------------------------------------| | Register Name | Offset | Register name | | CSI_EN_REG | 0X0000 | CSI Enable register | | CSI_IF_CFG_REG | 0X0004 | CSI Interface Configuration Register | | CSI_CAP_REG | 0X0008 | CSI Capture Register | | CSI_SYNC_CNT_REG | 0X000C | CSI Synchronization Counter Register | | CSI_FIFO_THRS_REG | 0X0010 | CSI FIFO Threshold Register | | CSI_FIFO_STAT_REG | 0X0014 | CSI FIFO Statistic Register | | CSI_PCLK_STAT_REG | 0X0018 | CSI PCLK Statistic Register | | CSI_PTN_LEN_REG | 0X0030 | CSI Pattern Generation Length register | | CSI_PTN_ADDR_REG | 0X0034 | CSI Pattern Generation Address register | | CSI_VER_REG | 0X003C | CSI Version Register | | CSI_CO_CFG_REG | 0X0044 | CSI Channel_0 configuration register | | CSI_CO_SCALE_REG | 0X004C | CSI Channel_0 scale register | | CSI_CO_FO_BUFA_REG | 0X0050 | CSI Channel_0 FIFO 0 output buffer-A address register | | CSI_CO_F1_BUFA_REG | 0X0058 | CSI Channel_0 FIFO 1 output buffer-A address register | | CSI_CO_F2_BUFA_REG | 0X0060 | CSI Channel_0 FIFO 2 output buffer-A address register | | CSI_CO_CAP_STA_REG | 0X006C | CSI Channel_0 status register | | CSI_CO_INT_EN_REG | 0X0070 | CSI Channel_0 interrupt enable register | | CSI_CO_INT_STA_REG | 0X0074 | CSI Channel_0 interrupt status register | | CSI_CO_HSIZE_REG | 0X0080 | CSI Channel_0 horizontal size register | |------------------------------|--------|---------------------------------------------------------------| | CSI_CO_VSIZE_REG | 0X0084 | CSI Channel_0 vertical size register | | CSI_CO_BUF_LEN_REG | 0X0088 | CSI Channel_0 line buffer length register | | CSI_CO_FLIP_SIZE_REG | 0X008C | CSI Channel_0 flip size register | | CSI_CO_FRM_CLK_CNT_REG | 0X0090 | CSI Channel_0 frame clock counter register | | CSI_CO_ACC_ITNL_CLK_CNT_RE G | 0X0094 | CSI Channel_0 accumulated and internal clock counter register | | CSI_C1_CFG_REG | 0X0144 | CSI Channel_1 configuration register | | CSI_C1_SCALE_REG | 0X014C | CSI Channel_1 scale register | | CSI_C1_F0_BUFA_REG | 0X0150 | CSI Channel_1 FIFO 0 output buffer-A address register | | CSI_C1_F1_BUFA_REG | 0X0158 | CSI Channel_1 FIFO 1 output buffer-A address register | | CSI_C1_F2_BUFA_REG | 0X0160 | CSI Channel_1 FIFO 2 output buffer-A address register | | CSI_C1_CAP_STA_REG | 0X016C | CSI Channel_1 status register | | CSI_C1_INT_EN_REG | 0X0170 | CSI Channel_1 interrupt enable register | | CSI_C1_INT_STA_REG | 0X0174 | CSI Channel_1 interrupt status register | | CSI_C1_HSIZE_REG | 0X0180 | CSI Channel_1 horizontal size register | | CSI_C1_VSIZE_REG | 0X0184 | CSI Channel_1 vertical size register | | CSI_C1_BUF_LEN_REG | 0X0188 | CSI Channel_1 line buffer length register | | CSI_C1_FLIP_SIZE_REG | 0X018C | CSI Channel_1 flip size register | | CSI_C1_FRM_CLK_CNT_REG | 0X0190 | CSI Channel_1 frame clock counter register | | CSI_C1_ACC_ITNL_CLK_CNT_RE G | 0X0194 | CSI Channel_1 accumulated and internal clock counter register | | CSI_C2_CFG_REG | 0X0244 | CSI Channel_2 configuration register | | CSI_C2_SCALE_REG | 0X024C | CSI Channel_2 scale register | | CSI_C2_F0_BUFA_REG | 0X0250 | CSI Channel_2 FIFO 0 output buffer-A address register | | CSIO_C2_F1_BUFA_REG | 0X0258 | CSI Channel_2 FIFO 1 output buffer-A address register | | CSI_C2_F2_BUFA_REG | 0X0260 | CSI Channel_2 FIFO 2 output buffer-A address | |---------------------------------|--------|---------------------------------------------------------------| | | | register | | CSI_C2_CAP_STA_REG | 0X26C | CSI Channel_2 status register | | CSI_C2_INT_EN_REG | 0X0270 | CSI Channel_2 interrupt enable register | | CSI_C2_INT_STA_REG | 0X0274 | CSI Channel_2 interrupt status register | | CSI_C2_HSIZE_REG | 0X0280 | CSI Channel_2 horizontal size register | | CSI_C2_VSIZE_REG | 0X0284 | CSI Channel_2 vertical size register | | CSI_C2_BUF_LEN_REG | 0X0288 | CSI Channel_2 line buffer length register | | CSI_C2_FLIP_SIZE_REG | 0X028C | CSI Channel_2 flip size register | | CSI_C2_FRM_CLK_CNT_REG | 0X0290 | CSI Channel_2 frame clock counter register | | CSI_C2_ACC_ITNL_CLK_CNT_RE<br>G | 0X0294 | CSI Channel_2 accumulated and internal clock counter register | | CSI_C3_CFG_REG | 0X0344 | CSI Channel_3 configuration register | | CSI_C3_SCALE_REG | 0X034C | CSI Channel_3 scale register | | CSI_C3_F0_BUFA_REG | 0X0350 | CSI Channel_3 FIFO 0 output buffer-A address register | | CSI_C3_F1_BUFA_REG | 0X0358 | CSI Channel_3 FIFO 1 output buffer-A address register | | CSI_C3_F2_BUFA_REG | 0X0360 | CSI Channel_3 FIFO 2 output buffer-A address register | | CSI_C3_CAP_STA_REG | 0X036C | CSI Channel_3 status register | | CSI_C3_INT_EN_REG | 0X0370 | CSI Channel_3 interrupt enable register | | CSI_C3_INT_STA_REG | 0X0374 | CSI Channel_3 interrupt status register | | CSI_C3_HSIZE_REG | 0X0380 | CSI Channel_3 horizontal size register | | CSI_C3_VSIZE_REG | 0X0384 | CSI Channel_3 vertical size register | | CSI_C3_BUF_LEN_REG | 0X0388 | CSI Channel_3 line buffer length register | | CSI_C3_FLIP_SIZE_REG | 0X038C | CSI Channel_3 flip size register | | CSI_C3_FRM_CLK_CNT_REG | 0X0390 | CSI Channel_3 frame clock counter register | | CSI_C3_ACC_ITNL_CLK_CNT_RE G | 0X0394 | CSI Channel_3 accumulated and internal clock counter register | | CCI_CTRL | 0x3000 | CCI control register | | | I | | | CCI_CFG | 0x3004 | CCI transmission config register | |--------------|--------|-----------------------------------| | CCI_FMT | 0x3008 | CCI packet format register | | CCI_BUS_CTRL | 0x300C | CCI bus control register | | CCI_INT_CTRL | 0x3014 | CCI interrupt control register | | CCI_LC_TRIG | 0x3018 | CCI line counter trigger register | | CCI_FIFO_ACC | 0x3100 | CCI FIFO access register | | CCI_RSV_REG | 0x3200 | CCI reserved register | # **6.1.5** CSI Register Description ### **CSI ENABLE REGISTER** | Offset | Offset Address: 0x0000 | | Register Name: CSIO_EN_REG | |-----------|------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default/He<br>x | Description | | 31 | / | / | 1 | | 30 | R/W | 0x0 | VER_EN CSI Version Register Read Enable: 0: Disable 1: Enable | | 29:2<br>4 | / | / | | | 23:1 | R/W | 0x00 | PTN_CYCLE Pattern generating cycle counter. The pattern in dram will be generated in cycles of PTN_CYCLE+1. | | 15:5 | / | / | 1 | | 4 | R/W | 0x0 | PTN_START CSI Pattern Generating Start 0: Finish other: Start Software write this bit to"1" to start pattern generating from DRAM. When finished, the hardware will clear this bit to"0"automatically. Generating cycles depends on PTN_CYCLE. | | 3 | R/W | 0 | CLK_CNT_SPL Sampling time for clk counter per frame 0: Sampling clock counter every frame done 1: Sampling clock counter every vsync | | 2 | R/W | 0 | CLK_CNT | | |---|-----|---|-------------------------------------|--| | | | | clk count per frame | | | 1 | R/W | 0 | PTN_GEN_EN | | | | | | Pattern Generation Enable | | | 0 | R/W | 0 | CSI_EN | | | | | | Enable | | | | | | 0: Reset and disable the CSI module | | | | | | 1: Enable the CSI module | | ### **CSI INTERFACE CONFIGURATION REGISTER** | Offset Address: 0x0004 | | 0x0004 | Register Name: CSIO_IF_CFG_REG | |------------------------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default/H<br>ex | Description | | 31:2<br>4 | / | / | | | 23 | R/W | 0 | CSI_SRC_SWAP 0: normal 1: swap src Normally, Csi0/1 parser the h/v and data to Csi0/1 interface; Enable this bit will swap the signals after Csi1/0 parser to Csi0/1 interface. | | 22 | / | / | | | 21 | R/W | 0 | SRC_TYPE Source type 0: Progressed 1: Interlaced | | 20 | R/W | 0 | FPS_DS Fps down sample 0: no down sample 1: 1/2 fps, only receives the first frame every 2 frames | | 19 | R/W | 0 | FIELD | |-----------|-----|---|---------------------------------------------------------------------------------------------------------------------------------| | | | | For YUV HV timing, Field polarity | | | | | 0: negative(field=0 indicate odd, field=1 indicate even ) | | | | | 1: positive(field=1 indicate odd, field=0 indicate even ) | | | | | For BT656 timing, Field sequence | | | | | 0: Normal sequence (field 0 first) | | | | | 1: Inverse sequence (field 1 first) | | 18 | R/W | 1 | VREF_POL | | | | | Vref polarity | | | | | 0: negative | | | | | 1: positive | | | | | This register is not apply to CCIR656 interface. | | 17 | R/W | 0 | HERF_POL | | | | | Href polarity | | | | | 0: negative | | | | | 1: positive | | | | | This register is not apply to CCIR656 interface. | | 16 | R/W | 1 | CLK_POL | | | | | Data clock type | | | | | 0: active in falling edge | | | | | 1: active in rising edge | | 15:1 | / | / | 1 | | 2 | | | | | 11:1<br>0 | R/W | 0 | SEQ_8PLUS2 | | | | | When select IF_DATA_WIDTH to be 8+2bit, odd/even pixel byte at CSI-D[11:4] will be rearranged to D[11:2]+2'b0 at the actual csi | | | | | data bus according to these sequences: | | | | ) | 00: 6'bx+D[9:8], D[7:0] | | | | | 01: D[9:2], 6'bx+D[1:0] | | | | | 10: D[7:0], D[9:8]+6'bx | | | | | | | | | 11. D[7:0] 6'by D[0:0] | |-----|---|------------------------------------------------------------------| | | | 11: D[7:0], 6'bx+D[9:8] | | R/W | 0 | IF_DATA_WIDTH | | | | 00: 8 bit data bus | | | | 01: 10 bit data bus | | | | 10: 12 bit data bus | | | | 11: 8+2bit data bus | | R/W | 0 | MIPI_IF | | | | MIPI Interface Enable: | | | | 0: CSI | | | | 1: MIPI | | / | / | | | R/W | 0 | CSI_IF | | | | YUV: | | | | 00000: YUYV422 Interleaved or RAW (All data in one data bus) | | | | 00001: YUV422 UV Combined (Y in one data bus and UV in another) | | | | 00010: YUV444 Planar (Y/U/V in separated data bus) | | | | 00011: YUV444 Planar to YUV422 UV Combined | | | | | | | | CCIR656: | | | | 00100: YUYV422 Interleaved or RAW (All data in one data bus) | | | , | 00101: YUV422 UV Combined (Y in one data bus and UV in another) | | | | 00110: YUV444 Planar (Y/U/V in separated data bus) | | | | 00111: YUV444 Planar to YUV422 UV Combined | | | | | | | | 01100: CCIR656 2 channels (All data interleaved in one data bus) | | | | 01101: CCIR656 4 channels (All data interleaved in one data bus) | | | | | | | | Others: Reserved | | | / | R/W 0 | ## **CSI CAPTURE REGISTER** | Offset | : 0x0008 | | Register Name: CSIO_CAP_REG | |-----------|----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default/He<br>x | Description | | 31:3<br>0 | / | / | | | 29:2<br>6 | R/W | 0x00 | CH3_CAP_MASK Vsync number masked before capture. | | 25 | R/W | 0 | CH3_VCAP_ON Video capture control: Capture the video image data stream on channel 3. 0: Disable video capture If video capture is in progress, the CSI stops capturing image data at the end of the current frame, and all of the current frame data is written to output FIFO. 1: Enable video capture The CSI starts capturing image data at the start of the next frame. | | 24 | R/W | 0 | CH3_SCAP_ON Still capture control: Capture a single still image frame on channel 3. 0: Disable still capture. 1: Enable still capture The CSI module starts capturing image data at the start of the next frame. The CSI module captures only one frame of image data. This bit is self clearing and always reads as a 0. | | 23:2 | 1 | | / | | 21:1<br>8 | R/W | 0x00 | CH2_CAP_MASK Vsync number masked before capture. | | 17 | R/W | 0 | CH2_VCAP_ON | | | | | Video capture control: Capture the video image data stream on channel 2. | |-----------|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | 0: Disable video capture | | | | | If video capture is in progress, the CSI stops capturing image data at the end of the current frame, and all of the current frame data is written to output FIFO. | | | | | 1: Enable video capture | | | | | The CSI starts capturing image data at the start of the next frame. | | 16 | R/W | 0 | CH2_SCAP_ON | | | | | Still capture control: Capture a single still image frame on channel 2. | | | | | 0: Disable still capture. | | | | | 1: Enable still capture | | | | | The CSI module starts capturing image data at the start of the next frame. The CSI module captures only one frame of image data. This bit is self clearing and always reads as a 0. | | 15:1<br>4 | / | / | | | 13:1 | R/W | 0x00 | CH1_CAP_MASK | | 0 | | | Vsync number masked before capture. | | 09 | R/W | 0 | CH1_VCAP_ON | | | | | Video capture control: Capture the video image data stream on channel 1. | | | | | 0: Disable video capture | | | | | If video capture is in progress, the CSI stops capturing image data at the end of the current frame, and all of the current frame data is written to output FIFO. | | | | | 1: Enable video capture | | | | | The CSI starts capturing image data at the start of the next frame. | | 08 | R/W | 0 | CH1_SCAP_ON | | | | | Still capture control: Capture a single still image frame on | | | | | channel 1. | |-----------|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | 0: Disable still capture. | | | | | 1: Enable still capture | | | | | The CSI module starts capturing image data at the start of the next frame. The CSI module captures only one frame of image data. This bit is self clearing and always reads as a 0. | | 07:0<br>6 | / | / | | | 05:0 | R/W | 0x00 | CH0_CAP_MASK | | 2 | | | Vsync number masked before capture. | | 01 | R/W | 0 | CH0_VCAP_ON | | | | | Video capture control: Capture the video image data stream on channel 0. | | | | | 0: Disable video capture | | | | | If video capture is in progress, the CSI stops capturing image data at the end of the current frame, and all of the current frame data is written to output FIFO. | | | | | 1: Enable video capture | | | | | The CSI starts capturing image data at the start of the next frame. | | 00 | R/W | 0 | CH0_SCAP_ON | | | | | Still capture control: Capture a single still image frame on channel 0. | | | | | 0: Disable still capture. | | | | | 1: Enable still capture | | | | | The CSI module starts capturing image data at the start of the next frame. The CSI module captures only one frame of image data. This bit is self clearing and always reads as a 0. | # **CSI SYNCHRONIZATION COUNTER REGISTER** | Offset / | Offset Address: 0x000c | | Register Name: CSI0_SYNC_CNT_REG | |----------|------------------------|-----------------|----------------------------------| | Bit | Read/ | Default/H<br>ex | Description | | | Write | | | |-------|-------|---|--------------------------------------------------------------------------| | 31:24 | / | / | / | | 23:00 | R | 0 | SYNC_CNT The counter value between vsync of Csi0 channel 0 and vsync of | | | | | Csi1 channel 0 , using 24MHz. | ### **CSI FIFO THRESHOLD REGISTER** | Offset / | Address: 0 | )x0010 | Register Name: CSI0_FIFO_THRS_REG | |----------|------------|-----------|-----------------------------------------------------------| | Bit | Read/ | Default/H | Description | | | Write | ex | | | 31:24 | / | / | 1 | | 23:16 | R/W | 0x0f | PTN_GEN_DLY | | | | | Clocks delayed before pattern generating start. | | 15:12 | / | / | | | 11:00 | R/W | 0x400 | FIFO_THRS | | | | | When CSIO FIFO occupied memory exceed the threshold, dram | | | | | frequency can not change. | ## **CSI FIFO STATISTIC REGISTER** | Offset Address: 0x0014 | | | Register Name: CSIO_FIFO_STAT_REG | | | |------------------------|-------|-----------|--------------------------------------------------------------|--|--| | Bit | Read/ | Default/H | Description | | | | | Write | ex | | | | | 31:12 | / | 1 | | | | | 11:00 | R | | FIFO_FRM_MAX | | | | | | | Indicates the maximum depth of FIFO being occupied for whole | | | | | | | frame. Update at every vsync or framedone. | | | # **CSI PCLK STATISTIC REGISTER** | Offset A | Offset Address: 0x0018 | | Register Name: CSI0_PCLK_STAT_REG | |----------|------------------------|-----------|-----------------------------------| | Bit | Read/ | Default/H | Description | | | Write | ex | | |-------|-------|----|------------------------------------------------------------| | 31 | / | / | / | | 30:16 | R | / | PCLK_CNT_LINE_MAX | | | | | Indicates maximum pixel clock counter value for each line. | | | | | Update at every vsync or framedone. | | 15 | / | / | 1 | | 14:00 | R | / | PCLK_CNT_LINE_MIN | | | | | Indicates minimum pixel clock counter value for each line. | | | | | Update at every vsync or framedone. | ### **CSI PATTERN GENERATION LENGTH REGISTER** | Offset: | 0x0030 | | Register Name: CSIO_PTN_LEN_REG | |---------|--------|-------------|-----------------------------------------------------| | Bit | Read/ | Default/Hex | Description | | | Write | | | | 31:0 | R/W | 0x0 | PTN_LEN | | | | | The pattern length in byte when generating pattern. | ## **CSI PATTERN GENERATION ADDRESS REGISTER** | Offset | : 0x0034 | | Register Name: CSIO_PTN_ADDR_REG | |--------|----------|------------|---------------------------------------------------| | Bit | Read/ | Default/He | Description | | | Write | x | | | 31:0 | R/W | 0x0 | PTN_ADDR | | | | | The pattern DRAM address when generating pattern. | ### **CSI VERSION REGISTER** | Offset: 0x003C | | | Register Name: CSI0_VER_REG | |----------------|----------------|-----------------|-----------------------------| | Bit | Read/<br>Write | Default/He<br>x | Description | | 31:0 | R/W | / | VER | | | Version of hardware circuit. Only can be read when version | |--|------------------------------------------------------------| | | register read enable is on. | # CSI CHANNEL\_0 CONFIGURATION REGISTER | Offset A | Address: 0X | 0044 | Register Name: CSIO_CO_CFG_REG | |----------|----------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:24 | R/W | 0 | PAD_VAL Padding value when OUTPUT_FMT is prgb888 0x00~0xff | | 23:20 | R/W | 3 | INPUT_FMT Input data format 0000: RAW stream 0001: reserved 0010: reserved 0011: YUV422 0100: YUV420 Others: reserved | | 19:16 | R/W | 0 | OUTPUT_FMT Output data format When the input format is set RAW stream 0000: field-raw-8 0001: field-raw-10 0010: field-raw-12 0011: reserved 0100: field-rgb565 0101: field-rgb888 0110: field-prgb888 | **Technology** 1000: frame-raw-8 1001: frame-raw-10 1010: frame-raw-12 1011: reserved 1100: frame-rgb565 1101: frame-rgb888 1110: frame-prgb888 1111: frame-uv-combined When the input format is set Bayer RGB242 0000: planar RGB242 When the input format is set YUV422 0000: field planar YCbCr 422 0001: field planar YCbCr 420 0010: frame planar YCbCr 420 0011: frame planar YCbCr 422 0100: field planar YCbCr 422 UV combined 0101: field planar YCbCr 420 UV combined 0110: frame planar YCbCr 420 UV combined 0111: frame planar YCbCr 422 UV combined 1000: field MB YCbCr 422 1001: field MB YCbCr 420 1010: frame MB YCbCr 420 1011: frame MB YCbCr 422 1100: field planar YCbCr 422 10bit UV combined 1101: field planar YCbCr 420 10bit UV combined 1110: Reserved 1111: Reserved | | | | When the input format is set YUV420 | |-------|-----|---|--------------------------------------------------------------------| | | | | 0000: Reserved | | | | | 0001: field planar YCbCr 420 | | | | | 0010: frame planar YCbCr 420 | | | | | 0011: Reserved | | | | | 0100: Reserved | | | | | 0101: field planar YCbCr 420 UV combined | | | | | 0110: frame planar YCbCr 420 UV combined | | | | | 0111: Reserved | | | | | 1000: Reserved | | | | | 1001: field MB YCbCr 420 | | | | | 1010: frame MB YCbCr 420 | | | | | 1011: Reserved | | | | | 1100: Reserved | | | | | 1101: field planar YCbCr 420 10bit UV combined | | | | | 1110: Reserved | | | | | 1111: Reserved | | | | | | | | | | Others: reserved | | 15:14 | / | / | | | 13 | R/W | 0 | VFLIP_EN | | | | A | Vertical flip enable | | | | | When enabled, the received data will be arranged in vertical flip. | | | | | 0:Disable | | | | | 1:Enable | | 12 | R/W | 0 | HFLIP_EN | | | | | Horizontal flip enable | | | | | When enabled, the received data will be arranged in horizontal | | | | | flip. | |-------|-----|---|---------------------------------------------------------------------| | | | | 0:Disable | | | | | 1:Enable | | 11:10 | R/W | 0 | FIELD_SEL | | | | | Field selection. | | | | | 00: capturing with field 1. | | | | | 01: capturing with field 2. | | | | | 10: capturing with either field. | | | | | 11: reserved | | 09:08 | R/W | 2 | INPUT_SEQ | | | | | Input data sequence, only valid for YUV422 and YUV420 input format. | | | | | | | | | | All data interleaved in one channel: | | | | | 00: YUYV | | | | | 01: YVYU | | | | | 10: UYVY | | | | | 11: VYUY | | | | | V and LIV in congrated channels | | | | | Y and UV in separated channel:<br>x0: UV | | | | | | | 07.00 | , | | x1: VU | | 07:00 | / | 1 | / | # CSI CHANNEL\_0 SCALE REGISTER | Offset A | Offset Address: 0X004C | | Register Name: CSIO_CO_SCALE_REG | |----------|------------------------|-----------------|----------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:01 | / | / | / | | 00 | R/W | 0 | QUART_EN | |----|-----|---|-----------------------------------------------------------------------------------------------------------| | | | | When this bit is set to 1, input image will be decimated to quarter size. All input format are supported. | ## CSI CHANNEL\_0 FIFO 0 OUTPUT BUFFER-A ADDRESS REGISTER | Offset A | ddress: 0X | 0050 | Register Name: CSI0_C0_F0_BUFA_REG | | |----------|----------------|-----------------|-------------------------------------------|--| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | | 31:00 | R/W | 0 | COFO_BUFA FIFO 0 output buffer-A address | | ## CSI CHANNEL\_0 FIFO 1 OUTPUT BUFFER-A ADDRESS REGISTER | Offset A | ddress: 0X | 0058 | Register Name: CSI0_C0_F1_BUFA_REG | |----------|----------------|-----------------|------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:00 | R/W | 0 | COF1_BUFA FIFO 1 output buffer-A address | # CSI CHANNEL\_0 FIFO 2 OUTPUT BUFFER-A ADDRESS REGISTER | Offset Address: 0X0060 | | | Register Name: CSI0_C0_F2_BUFA_REG | |------------------------|--------|---------|------------------------------------------| | Bit | Read/W | Default | Description | | | rite | /Hex | | | 31:00 | R/W | 0 | COF2_BUFA FIFO 2 output buffer-A address | | | | | | ## CSI CHANNEL\_0 STATUS REGISTER | Offset Address: 0X006C | Register Name: CSIO_CO_CAP_STA_REG | |------------------------|------------------------------------| | | | | Bit | Read/W<br>rite | Default<br>/Hex | Description | |-------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------| | 31:03 | / | / | / | | 02 | R | 0 | FIELD_STA | | | | | The status of the received field | | | | | 0: Field 0 | | | | | 1: Field 1 | | 01 | R | 0 | VCAP_STA | | | | | Video capture in progress | | | | | Indicates the CSI is capturing video image data (multiple frames). | | | | | The bit is set at the start of the first frame after enabling video capture. When software disables video capture, it clears itself after | | | | | the last pixel of the current frame is captured. | | 00 | R | 0 | SCAP_STA | | | | | Still capture in progress | | | | | Indicates the CSI is capturing still image data (single frame). The bit | | | | | is set at the start of the first frame after enabling still frame capture. It clears itself after the last pixel of the first frame is | | | | | captured. | | | | | For CCIR656 interface, if the output format is frame planar YCbCr | | | | | 420 mode, the frame end means the field2 end, the other frame end means filed end. | # CSI CHANNEL\_0 INTERRUPT ENABLE REGISTER | Offset Address: 0X0070 | | | Register Name: CSIO_CO_INT_EN_REG | |------------------------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:08 | / | / | / | | 07 | R/W | 0 | VS_INT_EN vsync flag The bit is set when vsync come. And at this time load the buffer address for the coming frame. So after this irq come, change the buffer address could only effect next frame | | 06 | R/W | 0 | HB_OF_INT_EN | |----|-----|---|---------------------------------------------------------------------------------------------------------------------------------| | | | | Hblank FIFO overflow | | | | | The bit is set when 3 FIFOs still overflow after the hblank. | | 05 | R/W | 0 | MUL_ERR_INT_EN | | | | | Multi-channel writing error | | | | | Indicates error has been detected for writing data to a wrong channel. | | 04 | R/W | 0 | FIFO2_OF_INT_EN | | | | | FIFO 2 overflow | | | | | The bit is set when the FIFO 2 become overflow. | | 03 | R/W | 0 | FIFO1_OF_INT_EN | | | | | FIFO 1 overflow | | | | | The bit is set when the FIFO 1 become overflow. | | 02 | R/W | 0 | FIFO0_OF_INT_EN | | | | | FIFO 0 overflow | | | | | The bit is set when the FIFO 0 become overflow. | | 01 | R/W | 0 | FD_INT_EN | | | | | Frame done | | | | | Indicates the CSI has finished capturing an image frame. Applies to | | | | | video capture mode. The bit is set after each completed frame capturing data is written to buffer as long as video capture | | | | | remains enabled. | | 00 | R/W | 0 | CD_INT_EN | | | | A | Capture done | | | | | Indicates the CSI has completed capturing the image data. | | | | | For still capture, the bit is set when one frame data has been written to buffer. | | | | | For video capture, the bit is set when the last frame has been written to buffer after video capture has been disabled. | | | | | For CCIR656 interface, if the output format is frame planar YCbCr 420 mode, the frame end means the field2 end, the other frame | | end mea | ns field end. | |---------|---------------| |---------|---------------| # CSI CHANNEL\_0 INTERRUPT STATUS REGISTER | Offset A | ddress: 0X | 0074 | Register Name: CSIO_CO_INT_STA_REG | |----------|----------------|-----------------|------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:08 | / | / | 1 | | 07 | R/W | 0 | VS_PD vsync flag | | 06 | R/W | 0 | HB_OF_PD Hblank FIFO overflow | | 05 | R/W | 0 | MUL_ ERR_PD Multi-channel writing error | | 04 | R/W | 0 | FIFO 2 overflow | | 03 | R/W | 0 | FIFO1_OF_PD FIFO 1 overflow | | 02 | R/W | 0 | FIFO 0 overflow | | 01 | R/W | 0 | FD_PD Frame done | | 00 | R/W | 0 | CD_PD Capture done | ## CSI CHANNEL\_0 HORIZONTAL SIZE REGISTER | Offset A | ddress: 0X | 0800 | Register Name: CSIO_CO_HSIZE_REG | |----------|----------------|-----------------|------------------------------------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:29 | / | / | | | 28:16 | R/W | 500 | HOR_LEN Horizontal pixel clock length. Valid pixel clocks of a line. | | 15:13 | / | / | 1 | | 12:00 | R/W | 0 | HOR_START Horizontal pixel unit start. Pixel is valid from this unit. | # CSI CHANNEL\_0 VERTICAL SIZE REGISTER | Offset A | ddress: 0X | 0084 | Register Name: CSIO_CO_VSIZE_REG | |----------|----------------|-----------------|---------------------------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:29 | / | / | | | 28:16 | R/W | 1E0 | VER_LEN Vertical line length. Valid line number of a frame. | | 15:13 | / | / | | | 12:00 | R/W | 0 | VER_START Vertical line start. data is valid from this line. | # CSI CHANNEL\_0 BUFFER LENGTH REGISTER | Offset Address: 0X0088 | | | Register Name: CSIO_CO_BUF_LEN_REG | |------------------------|--------|---------|----------------------------------------------------| | Bit | Read/W | Default | Description | | | rite | /Hex | | | 31:29 | / | / | / | | 28:16 | R/W | 140 | BUF_LEN_C | | | | | Buffer length of chroma C in a line. Unit is byte. | | 15:13 | / | / | / | |-------|-----|-----|-------------------------------------------------------| | 12:00 | R/W | 280 | BUF_LEN | | | | | Buffer length of luminance Y in a line. Unit is byte. | ### CSI CHANNEL\_O FLIP SIZE REGISTER | Offset Address: 0X008C | | | Register Name: CSIO_CO_FLIP_SIZE_REG | |------------------------|----------------|-----------------|----------------------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:29 | / | / | | | 28:16 | R/W | 1E0 | VER_LEN Vertical line number when in vflip mode. | | 15:13 | / | / | | | 12:00 | R/W | 280 | VALID_LEN Valid components of a line when in flip mode. | # CSI CHANNEL\_0 FRAME CLOCK COUNTER REGISTER | Offset Address: 0x0090 | | | Register Name: CSIO_CO_FRM_CLK_CNT_REG | |------------------------|-------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/ | Default/H | Description | | | Write | ex | | | 31:24 | / | / | | | 23:00 | R | 0 | FRM_CLK_CNT Counter value between every frame. For instant hardware frame rate statics. The internal counter is added by one every 24MHz clock cycle. When frame done or vsync comes, the internal counter value is sampled to FRM_CLK_CNT, and cleared to 0. | # CSI CHANNEL\_O ACCUMULATED AND INTERNAL CLOCK COUNTER REGISTER | Offset Address: 0x0094 | Register Name: CSI0_C0_ACC_ITNL_CLK_CNT_REG | |------------------------|---------------------------------------------| | | | | Bit | Read/ | Default/H | Description | |-------|-------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Write | ex | | | 31:24 | R/W | 0 | ACC_CLK_CNT The accumulated value of FRM_CLK_CNT for software frame rate statics. Every interrupt of frame done, the software check this accumulated value and clear it to 0. If the ACC_CLK_CNT is larger than 1, the software has lost frame. | | | | | When frame done or vsync comes, ACC_CLK_CNT = ACC_CLK_CNT + 1, and cleared to 0 when writing 0 to this register. | | 23:00 | R | 0 | ITNL_CLK_CNT The instant value of internal frame clock counter. When frame done interrupt comes, the software can query this counter for judging whether it is the time for updating the double buffer address registers. | ### CSI CHANNEL\_1 CONFIGURATION REGISTER | Offset | Address: 0X0 | 144 | Register Name: CSI0_C1_CFG_REG | |--------|--------------|------------|------------------------------------------| | Bit | Read/Writ | Default/He | Description | | | е | X | | | 31:2 | R/W | 0 | PAD_VAL | | 4 | | | Padding value when OUTPUT_FMT is prgb888 | | | | | 0x00~0xff | | 23:2 | R/W | 3 | INPUT_FMT | | 0 | | | Input data format | | | | | 0000: RAW stream | | | | | 0001: reserved | | | | | 0010: reserved | | | | | 0011: YUV422 | | | | r | 0100: YUV420 | | | | | Others: reserved | |------|-----|---|-------------------------------------------| | 19:1 | R/W | 0 | OUTPUT_FMT | | 6 | | | Output data format | | | | | When the input format is set RAW stream | | | | | 0000: field-raw-8 | | | | | 0001: field-raw-10 | | | | | 0010: field-raw-12 | | | | | 0011: reserved | | | | | 0100: field-rgb565 | | | | | 0101: field-rgb888 | | | | | 0110: field-prgb888 | | | | | 0111: field-uv-combined | | | | | 1000: frame-raw-8 | | | | | 1001: frame-raw-10 | | | | | 1010: frame-raw-12 | | | | | 1011: reserved | | | | | 1100: frame-rgb565 | | | | | 1101: frame-rgb888 | | | | | 1110: frame-prgb888 | | | | | 1111: frame-uv-combined | | | | 4 | When the found found in a Double DCD242 | | | | | When the input format is set Bayer RGB242 | | | | | 0000: planar RGB242 | | | | | VAIL on the found formed in an VIII/422 | | | | | When the input format is set YUV422 | | | | | 0000: field planar YCbCr 422 | | | | | 0001: field planar YCbCr 420 | | | | | 0010: frame planar YCbCr 420 | | | | | 0011: frame planar YCbCr 422 | 0100: field planar YCbCr 422 UV combined 0101: field planar YCbCr 420 UV combined 0110: frame planar YCbCr 420 UV combined 0111: frame planar YCbCr 422 UV combined 1000: field MB YCbCr 422 1001: field MB YCbCr 420 1010: frame MB YCbCr 420 1011: frame MB YCbCr 422 1100: field planar YCbCr 422 10bit UV combined 1101: field planar YCbCr 420 10bit UV combined 1110: Reserved 1111: Reserved When the input format is set YUV420 0000: Reserved 0001: field planar YCbCr 420 0010: frame planar YCbCr 420 0011: Reserved 0100: Reserved 0101: field planar YCbCr 420 UV combined 0110: frame planar YCbCr 420 UV combined 0111: Reserved 1000: Reserved 1001: field MB YCbCr 420 1010: frame MB YCbCr 420 1011: Reserved 1100: Reserved 1101: field planar YCbCr 420 10bit UV combined 1110: Reserved | | | | 1111: Reserved | |-----------|-----|---|----------------------------------------------------------------------| | | | | | | | | | Others: reserved | | 15:1<br>4 | / | / | | | 13 | R/W | 0 | VFLIP_EN | | | | | Vertical flip enable | | | | | When enabled, the received data will be arranged in vertical flip. | | | | | 0:Disable | | | | | 1:Enable | | 12 | R/W | 0 | HFLIP_EN | | | | | Horizontal flip enable | | | | | When enabled, the received data will be arranged in horizontal flip. | | | | | 0:Disable | | | | | 1:Enable | | 11:1 | R/W | 0 | FIELD_SEL | | 0 | | | Field selection. | | | | | 00: capturing with field 1. | | | | | 01: capturing with field 2. | | | | | 10: capturing with either field. | | | | | 11: reserved | | 09:0 | R/W | 2 | INPUT_SEQ | | 8 | | | Input data sequence, only valid for YUV422 and YUV420 input | | | | | format. | | | | | All data interleaved in one channel: | | | | | 00: YUYV | | | | | 01: YVYU | | | | | | | | | | 10: UYVY | | |------|---|---|--------------------------------|--| | | | | 11: VYUY | | | | | | | | | | | | Y and UV in separated channel: | | | | | | x0: UV | | | | | | x1: VU | | | 07:0 | / | / | / | | | 0 | | | | | #### CSI CHANNEL\_1 SCALE REGISTER | Offset Address: 0X014C | | | Register Name: CSIO_C1_SCALE_REG | |------------------------|----------------|-----------------|---------------------------------------------------------------------------------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:01 | / | / | | | 00 | R/W | 0 | QUART_EN When this bit is set to 1, input image will be decimated to quarter size. All input format are supported. | ### CSI CHANNEL\_1 FIFO 0 OUTPUT BUFFER-A ADDRESS REGISTER | Offset A | Offset Address: 0X0150 | | Register Name: CSIO_C1_F0_BUFA_REG | |----------|------------------------|-----------------|------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:00 | R/W | 0 | C1F0_BUFA FIFO 0 output buffer-A address | ### CSI CHANNEL\_1 FIFO 1 OUTPUT BUFFER-A ADDRESS REGISTER | Offset / | Offset Address: 0X0158 | | Register Name: CSIO_C1_F1_BUFA_REG | |----------|------------------------|-----------------|------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:00 | R/W | 0 | C1F1_BUFA | |-------|-----|---|--------------------------------| | | | | FIFO 1 output buffer-A address | | | | | | ## CSI CHANNEL\_1 FIFO 2 OUTPUT BUFFER-A ADDRESS REGISTER | Offset A | Offset Address: 0X0160 | | Register Name: CSI0_C1_F2_BUFA_REG | |----------|------------------------|-----------------|------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:00 | R/W | 0 | C1F2_BUFA FIFO 2 output buffer-A address | #### CSI CHANNEL\_1 STATUS REGISTER | Offset A | ddress: 0X0 | 016C | Register Name: CSIO_C1_CAP_STA_REG | |----------|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:03 | / | / | | | 02 | R | 0 | FIELD_STA | | | | | The status of the received field 0: Field 0 1: Field 1 | | 01 | R | 0 | VCAP_STA Video capture in progress Indicates the CSI is capturing video image data (multiple frames). The bit is set at the start of the first frame after enabling video capture. When software disables video capture, it clears itself after the last pixel of the current frame is captured. | | 00 | R | 0 | SCAP_STA Still capture in progress Indicates the CSI is capturing still image data (single frame). The bit is set at the start of the first frame after enabling still frame | | | capture. It clears itself after the last pixel of the first frame is captured. | |--|------------------------------------------------------------------------------------------------------------------------------------------------------| | | For CCIR656 interface, if the output format is frame planar YCbCr 420 mode, the frame end means the field2 end, the other frame end means filed end. | #### CSI CHANNEL\_1 INTERRUPT ENABLE REGISTER | Offset A | ddress: 0X | 0170 | Register Name: CSIO_C1_INT_EN_REG | |----------|----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:08 | / | / | | | 07 | R/W | 0 | VS_INT_EN vsync flag The bit is set when vsync come. And at this time load the buffer address for the coming frame. So after this irq come, change the buffer address could only effect next frame | | 06 | R/W | 0 | HB_OF_INT_EN Hblank FIFO overflow The bit is set when 3 FIFOs still overflow after the hblank. | | 05 | R/W | 0 | MUL_ERR_INT_EN Multi-channel writing error Indicates error has been detected for writing data to a wrong channel. | | 04 | R/W | 0 | FIFO2_OF_INT_EN FIFO 2 overflow The bit is set when the FIFO 2 become overflow. | | 03 | R/W | 0 | FIFO1_OF_INT_EN FIFO 1 overflow The bit is set when the FIFO 1 become overflow. | | 02 | R/W | 0 | FIFO 0 overflow | | | | | The bit is set when the FIFO 0 become overflow. | |----|-----|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 01 | R/W | 0 | FD_INT_EN Frame done Indicates the CSI has finished capturing an image frame. Applies to video capture mode. The bit is set after each completed frame capturing data is written to buffer as long as video capture remains enabled. | | 00 | R/W | 0 | CD_INT_EN Capture done Indicates the CSI has completed capturing the image data. For still capture, the bit is set when one frame data has been written to buffer. For video capture, the bit is set when the last frame has been written to buffer after video capture has been disabled. For CCIR656 interface, if the output format is frame planar YCbCr 420 mode, the frame end means the field2 end, the other frame end means field end. | #### CSI CHANNEL\_1 INTERRUPT STATUS REGISTER | Offset Address: 0X0174 | | | Register Name: CSIO_C1_INT_STA_REG | |------------------------|----------------|-----------------|------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:08 | / | / | | | 07 | R/W | 0 | VS_PD vsync flag | | 06 | R/W | 0 | HB_OF_PD Hblank FIFO overflow | | 05 | R/W | 0 | MUL_ ERR_PD Multi-channel writing error | | 04 | R/W | 0 | FIFO2_OF_PD FIFO 2 overflow | | 03 | R/W | 0 | FIFO1_OF_PD | |----|-----|---|-----------------| | | | | FIFO 1 overflow | | | | | | | 02 | R/W | 0 | FIFOO_OF_PD | | | | | FIFO 0 overflow | | | | | | | 01 | R/W | 0 | FD_PD | | | | | Frame done | | | | | | | 00 | R/W | 0 | CD_PD | | | | | Capture done | | | | | | ## CSI CHANNEL\_1 HORIZONTAL SIZE REGISTER | Offset Address: 0X0180 | | | Register Name: CSI0_C1_HSIZE_REG | |------------------------|----------------|-----------------|-------------------------------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:29 | / | / | | | 28:16 | R/W | 500 | HOR_LEN | | | | | Horizontal pixel clock length. Valid pixel clocks of a line. | | 15:13 | / | 1 | | | 12:00 | R/W | 0 | HOR_START | | | | | Horizontal pixel clock start.Pixel data is valid from this clock. | ### CSI CHANNEL\_1 VERTICAL SIZE REGISTER | Offset Address: 0X0184 | | 0184 | Register Name: CSI0_C1_VSIZE_REG | |------------------------|----------------|-----------------|----------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:29 | / | / | / | |-------|-----|-----|-----------------------------------------------------| | 28:16 | R/W | 1E0 | VER_LEN | | | | | Vertical line length. Valid line number of a frame. | | 15:13 | / | / | 1 | | 12:00 | R/W | 0 | VER_START | | | | | Vertical line start. data is valid from this line. | ### CSI CHANNEL\_1 BUFFER LENGTH REGISTER | Offset Address: 0X0188 | | | Register Name: CSIO_C1_BUF_LEN_REG | |------------------------|----------------|-----------------|---------------------------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:29 | / | / | | | 28:16 | R/W | 140 | BUF_LEN_C Buffer length of chroma C in a line. Unit is byte. | | 15:13 | / | / | 1 | | 12:00 | R/W | 280 | BUF_LEN Buffer length of luminance Y in a line. Unit is byte. | #### CSI CHANNEL\_1 FLIP SIZE REGISTER | Offset | Address: 0X0 | 18C | Register Name: CSI0_C1_FLIP_SIZE_REG | |-----------|----------------|-----------------|----------------------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:2<br>9 | / | | | | 28:1<br>6 | R/W | 1E0 | VER_LEN Vertical line number when in vflip mode. | | 15:1<br>3 | | | / | | 12:0<br>0 | R/W | 280 | VALID_LEN Valid components of a line when in flip mode. | #### CSI CHANNEL\_1 FRAME CLOCK COUNTER REGISTER | Offset / | Address: 0 | )x0190 | Register Name: CSIO_C1_FRM_CLK_CNT_REG | |----------|----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default/H<br>ex | Description | | 31:24 | / | / | 1 | | 23:00 | R | 0 | FRM_CLK_CNT Counter value between every frame. For instant hardware frame rate statics. The internal counter is added by one every 24MHz clock cycle. When frame done or vsync comes, the internal counter value is sampled to FRM_CLK_CNT, and cleared to 0. Then the FRM_CLK_CNT is added to ACC_CLK_CNT. | ## CSI CHANNEL\_1 ACCUMULATED AND INTERNAL CLOCK COUNTER REGISTER | Offset / | Address: 0 | x0194 | Register Name: CSIO_C1_ACC_ITNL_CLK_CNT_REG | |----------|------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/ | Default/H | Description | | | Write | ex | | | 31:24 | R/W | 0 | ACC_CLK_CNT The accumulated value of FRM_CLK_CNT for software frame rate statics. Every interrupt of frame done, the software check this accumulated value and clear it to 0. If the ACC_CLK_CNT is larger than 1, the software has lost frame. When frame done or vsync comes, ACC_CLK_CNT = ACC_CLK_CNT + 1, and cleared to 0 when writing 0 to this register. | | 23:00 | R | 0 | ITNL_CLK_CNT The instant value of internal frame clock counter. When frame done interrupt comes, the software can query this counter for judging whether it is the time for updating the double buffer address registers. | ### CSI CHANNEL\_2 CONFIGURATION REGISTER | Offset Address: 0X0244 | | | Register Name: CSIO_C2_CFG_REG | |------------------------|----------------|-----------------|------------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:2 | R/W | 0 | PAD_VAL | | 4 | , | | Padding value when OUTPUT_FMT is prgb888 | | | | | 0x00~0xff | | 23:2 | R/W | 3 | INPUT_FMT | | 0 | | | Input data format | | | | | 0000: RAW stream | | | | | 0001: reserved | | | | | 0010: reserved | | | | | 0011: YUV422 | | | | | 0100: YUV420 | | | | | Others: reserved | | 19:1 | R/W | 0 | OUTPUT_FMT | | 6 | | | Output data format | | | | | When the input format is set RAW stream | | | | | 0000: field-raw-8 | | | | Á | 0001: field-raw-10 | | | | | 0010: field-raw-12 | | | | | 0011: reserved | | | | | 0100: field-rgb565 | | | | | 0101: field-rgb888 | | | | | 0110: field-prgb888 | | | | | 0111: field-uv-combined | | | | | 1000: frame-raw-8 | | | | | 1001: frame-raw-10 | 1010: frame-raw-12 1011: reserved 1100: frame-rgb565 1101: frame-rgb888 1110: frame-prgb888 1111: frame-uv-combined When the input format is set Bayer RGB242 0000: planar RGB242 When the input format is set YUV422 0000: field planar YCbCr 422 0001: field planar YCbCr 420 0010: frame planar YCbCr 420 0011: frame planar YCbCr 422 0100: field planar YCbCr 422 UV combined 0101: field planar YCbCr 420 UV combined 0110: frame planar YCbCr 420 UV combined 0111: frame planar YCbCr 422 UV combined 1000: field MB YCbCr 422 1001: field MB YCbCr 420 1010: frame MB YCbCr 420 1011: frame MB YCbCr 422 1100: field planar YCbCr 422 10bit UV combined 1101: field planar YCbCr 420 10bit UV combined 1110: Reserved 1111: Reserved When the input format is set YUV420 | | | | 0000: Reserved | |------|--------|---|--------------------------------------------------------------------| | | | | 0001: field planar YCbCr 420 | | | | | 0010: frame planar YCbCr 420 | | | | | 0011: Reserved | | | | | 0100: Reserved | | | | | 0101: field planar YCbCr 420 UV combined | | | | | 0110: frame planar YCbCr 420 UV combined | | | | | 0111: Reserved | | | | | 1000: Reserved | | | | | 1001: field MB YCbCr 420 | | | | | 1010: frame MB YCbCr 420 | | | | | 1011: Reserved | | | | | 1100: Reserved | | | | | 1101: field planar YCbCr 420 10bit UV combined | | | | | 1110: Reserved | | | | | 1111: Reserved | | | | | | | | | | Others: reserved | | 15:1 | / | / | 1 | | 4 | | | | | 13 | R/W | 0 | VFLIP_EN | | | | | Vertical flip enable | | | | | When enabled, the received data will be arranged in vertical flip. | | | | | 0:Disable | | | | | 1:Enable | | 12 | R/W | 0 | HFLIP_EN | | 14 | 17, 00 | ľ | Horizontal flip enable | | | | | When enabled, the received data will be arranged in | | | | | horizontal flip. | | | | | 0:Disable | |-----------|-----|---|---------------------------------------------------------------------| | | | | 1:Enable | | 11:1 | R/W | 0 | FIELD_SEL | | 0 | | | Field selection. | | | | | 00: capturing with field 1. | | | | | 01: capturing with field 2. | | | | | 10: capturing with either field. | | | | | 11: reserved | | 09:0 | R/W | 2 | INPUT_SEQ | | 8 | | | Input data sequence, only valid for YUV422 and YUV420 input format. | | | | | All data interleaved in one channel: | | | | | 00: YUYV | | | | | 01: YVYU | | | | | 10: UYVY | | | | | 11: VYUY | | | | | Y and UV in separated channel: | | | | | x0: UV | | | | | x1: VU | | 07:0<br>0 | / | 1 | | # CSI CHANNEL\_2 SCALE REGISTER | Offset A | ddress: 0X0 | 024C | Register Name: CSIO_C2_SCALE_REG | |----------|----------------|-----------------|----------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:01 | | 1 | / | | 00 | R/W | 0 | QUART_EN | | When this bit is set to 1, input image will be decimated to quarter | |---------------------------------------------------------------------| | size. All input format are supported. | #### CSI CHANNEL\_2 FIFO 0 OUTPUT BUFFER-A ADDRESS REGISTER | Offset A | Offset Address: 0X0250 | | Register Name: CSIO_C2_F0_BUFA_REG | | |----------|------------------------|-----------------|------------------------------------------|--| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | | 31:00 | R/W | 0 | C2F0_BUFA FIFO 0 output buffer-A address | | #### CSI CHANNEL\_2 FIFO 1 OUTPUT BUFFER-A ADDRESS REGISTER | Offset A | Offset Address: 0X0258 | | Register Name: CSI0_C2_F1_BUFA_REG | |----------|------------------------|-----------------|-------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:00 | R/W | 0 | C2F1_BUFA FIFO 1 output buffer-A address | #### CSI CHANNEL\_2 FIFO 2 OUTPUT BUFFER-A ADDRESS REGISTER | Offset A | Offset Address: 0X0260 | | Register Name: CSIO_C2_F2_BUFA_REG | |----------|------------------------|---------|------------------------------------| | Bit | Read/W | Default | Description | | | rite | /Hex | | | 31:00 | R/W | 0 | C2F2_BUFA | | | | | FIFO 2 output buffer-A address | ### CSI CHANNEL\_2 STATUS REGISTER | Offset A | Offset Address: 0X026C | | Register Name: CSIO_C2_CAP_STA_REG | |----------|------------------------|---------|------------------------------------| | Bit | Read/W | Default | Description | | | rite | /Hex | | |-------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------| | 31:03 | / | / | / | | 02 | R | 0 | FIELD_STA | | | | | The status of the received field | | | | | 0: Field 0 | | | | | 1: Field 1 | | 01 | R | 0 | VCAP_STA | | | | | Video capture in progress | | | | | Indicates the CSI is capturing video image data (multiple frames). | | | | | The bit is set at the start of the first frame after enabling video capture. When software disables video capture, it clears itself after | | | | | the last pixel of the current frame is captured. | | 00 | R | 0 | SCAP_STA | | | | | Still capture in progress | | | | | Indicates the CSI is capturing still image data (single frame). The bit | | | | | is set at the start of the first frame after enabling still frame capture. It clears itself after the last pixel of the first frame is | | | | | captured. | | | | | For CCIR656 interface, if the output format is frame planar YCbCr | | | | | 420 mode, the frame end means the field2 end, the other frame end means filed end. | ### CSI CHANNEL\_2 INTERRUPT ENABLE REGISTER | Offset A | ddress: 0X0 | 0270 | Register Name: CSIO_C2_INT_EN_REG | |----------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:08 | / | / | / | | 07 | R/W | 0 | VS_INT_EN vsync flag The bit is set when vsync come. And at this time load the buffer address for the coming frame. So after this irq come, change the buffer address could only effect next frame | | 06 | R/W | 0 | HB_OF_INT_EN | |----|-----|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | Hblank FIFO overflow | | | | | The bit is set when 3 FIFOs still overflow after the hblank. | | 05 | R/W | 0 | MUL_ERR_INT_EN | | | | | Multi-channel writing error | | | | | Indicates error has been detected for writing data to a wrong channel. | | 04 | R/W | 0 | FIFO2_OF_INT_EN | | | | | FIFO 2 overflow | | | | | The bit is set when the FIFO 2 become overflow. | | 03 | R/W | 0 | FIFO1_OF_INT_EN | | | | | FIFO 1 overflow | | | | | The bit is set when the FIFO 1 become overflow. | | 02 | R/W | 0 | FIFOO_OF_INT_EN | | | | | FIFO 0 overflow | | | | | The bit is set when the FIFO 0 become overflow. | | 01 | R/W | 0 | FD_INT_EN | | | | | Frame done | | | | | Indicates the CSI has finished capturing an image frame. Applies to video capture mode. The bit is set after each completed frame capturing data is written to buffer as long as video capture remains enabled. | | 00 | R/W | 0 | CD_INT_EN | | | | A | Capture done | | | | | Indicates the CSI has completed capturing the image data. | | | | | For still capture, the bit is set when one frame data has been written to buffer. | | | | | For video capture, the bit is set when the last frame has been written to buffer after video capture has been disabled. | | | | | For CCIR656 interface, if the output format is frame planar YCbCr 420 mode, the frame end means the field2 end, the other frame | | | end means field end. | |--|----------------------| |--|----------------------| #### CSI CHANNEL\_2 INTERRUPT STATUS REGISTER | Offset Address: 0X0274 | | | Register Name: CSI0_C2_INT_STA_REG | |------------------------|----------------|-----------------|------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:08 | / | / | 1 | | 07 | R/W | 0 | VS_PD vsync flag | | 06 | R/W | 0 | HB_OF_PD Hblank FIFO overflow | | 05 | R/W | 0 | MUL_ ERR_PD Multi-channel writing error | | 04 | R/W | 0 | FIFO 2 overflow | | 03 | R/W | 0 | FIFO1_OF_PD FIFO 1 overflow | | 02 | R/W | 0 | FIFO 0 overflow | | 01 | R/W | 0 | FD_PD Frame done | | 00 | R/W | 0 | CD_PD Capture done | #### CSI CHANNEL\_2 HORIZONTAL SIZE REGISTER | Offset Address: 0X0280 | | | Register Name: CSI0_C2_HSIZE_REG | |------------------------|----------------|-----------------|-------------------------------------------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:29 | / | / | | | 28:16 | R/W | 500 | HOR_LEN Horizontal pixel clock length. Valid pixel clocks of a line. | | 15:13 | / | / | | | 12:00 | R/W | 0 | HOR_START Horizontal pixel clock start. Pixel data is valid from this clock. | ### CSI CHANNEL\_2 VERTICAL SIZE REGISTER | Offset Address: 0X0284 | | | Register Name: CSI0_C2_VSIZE_REG | |------------------------|----------------|-----------------|---------------------------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:29 | / | / | | | 28:16 | R/W | 1E0 | VER_LEN Vertical line length. Valid line number of a frame. | | 15:13 | / | / | | | 12:00 | R/W | 0 | VER_START Vertical line start. data is valid from this line. | ### CSI CHANNEL\_2 BUFFER LENGTH REGISTER | Offset Address: 0X0288 | | | Register Name: CSIO_C2_BUF_LEN_REG | |------------------------|----------------|-----------------|------------------------------------| | Bit | Read/Writ<br>e | Default/H<br>ex | Description | | 31:2<br>9 | | | / | | 28:1 | R/W | 140 | BUF_LEN_C | | 6 | | | Buffer length of chroma C in a line. Unit is byte. | |-----------|-----|-----|----------------------------------------------------------------| | 15:1<br>3 | / | / | / | | 12:0<br>0 | R/W | 280 | BUF_LEN Buffer length of luminance Y in a line. Unit is byte. | ### CSI CHANNEL\_2 FLIP SIZE REGISTER | Offset Address: 0X028C | | | Register Name: CSI0_C2_FLIP_SIZE_REG | |------------------------|----------------|-----------------|----------------------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:29 | / | / | | | 28:16 | R/W | 1E0 | VER_LEN Vertical line number when in vflip mode. | | 15:13 | / | / | | | 12:00 | R/W | 280 | VALID_LEN Valid components of a line when in flip mode. | ### CSI CHANNEL\_2 FRAME CLOCK COUNTER REGISTER | Offset / | Address: 0 | x0290 | Register Name: CSI0_C2_FRM_CLK_CNT_REG | |----------|------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/ | Default/H | Description | | | Write | ex | | | 31:24 | / | / | | | 23:00 | R | 0 | FRM_CLK_CNT Counter value between every frame. For instant bardware frame. | | | | | Counter value between every frame. For instant hardware frame rate statics. | | | | | The internal counter is added by one every 24MHz clock cycle. When frame done or vsync comes, the internal counter value is sampled to FRM_CLK_CNT, and cleared to 0. Then the FRM_CLK_CNT is added to ACC_CLK_CNT. | #### CSI CHANNEL\_2 ACCUMULATED AND INTERNAL CLOCK COUNTER REGISTER | Offset / | Address: C | )x0294 | Register Name: CSIO_C2_ACC_ITNL_CLK_CNT_REG | |----------|----------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default/H<br>ex | Description | | 31:24 | R/W | 0 | ACC_CLK_CNT The accumulated value of FRM_CLK_CNT for software frame rate statics. Every interrupt of frame done, the software check this accumulated value and clear it to 0. If the ACC_CLK_CNT is larger than 1, the software has lost frame. When frame done or vsync comes, ACC_CLK_CNT = ACC_CLK_CNT + 1, and cleared to 0 when writing 0 to this register. | | 23:00 | R | 0 | ITNL_CLK_CNT The instant value of internal frame clock counter. When frame done interrupt comes, the software can query this counter for judging whether it is the time for updating the double buffer address registers. | ### CSI CHANNEL\_3 CONFIGURATION REGISTER | Offset A | Offset Address: 0X0344 | | Register Name: CSIO_C3_CFG_REG | |----------|------------------------|-----------------|----------------------------------------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:24 | R/W | 0 | PAD_VAL Padding value when OUTPUT_FMT is prgb888 0x00~0xff | | 23:20 | R/W | 3 | INPUT_FMT Input data format 0000: RAW stream 0001: reserved 0010: reserved | | | | | 0011: YUV422 | |-------|-----|---|----------------------------------------------------------------| | | | | 0100: YUV420 | | | | | Others: reserved | | 19:16 | R/W | 0 | OUTPUT_FMT | | | | | Output data format | | | | | When the input format is set RAW stream | | | | | 0000: field-raw-8 | | | | | 0001: field-raw-10 | | | | | 0010: field-raw-12 | | | | | 0011: reserved | | | | | 0100: field-rgb565 | | | | | 0101: field-rgb888 | | | | | 0110: field-prgb888 | | | | | 0111: field-uv-combined | | | | | 1000: frame-raw-8 | | | | | 1001: frame-raw-10 | | | | | 1010: frame-raw-12 | | | | | 1011: reserved | | | | | 1100: frame-rgb565 | | | | | 1101: frame-rgb888 | | | | | 1110: frame-prgb888 | | | | | 1111: frame-uv-combined | | | | | When the input format is set Payer BCP242 | | | | | When the input format is set Bayer RGB242 0000: planar RGB242 | | | | | 0000. pianai NGB242 | | | | | When the input format is set YUV422 | | | | | 0000: field planar YCbCr 422 | | | | | 0001: field planar YCbCr 420 | | | | | 0001. Held plantal Tebel 420 | 0010: frame planar YCbCr 420 0011: frame planar YCbCr 422 0100: field planar YCbCr 422 UV combined 0101: field planar YCbCr 420 UV combined 0110: frame planar YCbCr 420 UV combined 0111: frame planar YCbCr 422 UV combined 1000: field MB YCbCr 422 1001: field MB YCbCr 420 1010: frame MB YCbCr 420 1011: frame MB YCbCr 422 1100: field planar YCbCr 422 10bit UV combined 1101: field planar YCbCr 420 10bit UV combined 1110: Reserved 1111: Reserved When the input format is set YUV420 0000: Reserved 0001: field planar YCbCr 420 0010: frame planar YCbCr 420 0011: Reserved 0100: Reserved 0101: field planar YCbCr 420 UV combined 0110: frame planar YCbCr 420 UV combined 0111: Reserved 1000: Reserved 1001: field MB YCbCr 420 1010: frame MB YCbCr 420 1011: Reserved 1100: Reserved | | | | 1101: field planar YCbCr 420 10bit UV combined | |-------|-----|---|----------------------------------------------------------------------| | | | | 1110: Reserved | | | | | 1111: Reserved | | | | | | | | | | Others: reserved | | 15:14 | / | / | / | | 13 | R/W | 0 | VFLIP_EN | | | | | Vertical flip enable | | | | | When enabled, the received data will be arranged in vertical flip. | | | | | 0:Disable | | | | | 1:Enable | | 12 | R/W | 0 | HFLIP_EN | | | | | Horizontal flip enable | | | | | When enabled, the received data will be arranged in horizontal flip. | | | | | 0:Disable | | | | | 1:Enable | | 11:10 | R/W | 0 | FIELD_SEL | | | | | Field selection. | | | | | 00: capturing with field 1. | | | | | 01: capturing with field 2. | | | | | 10: capturing with either field. | | | | A | 11: reserved | | 09:08 | R/W | 2 | INPUT_SEQ | | | | | Input data sequence, only valid for YUV422 and YUV420 input | | | | | format. | | | | \ | | | | | | All data interleaved in one channel: | | | | | 00: YUYV | | | | | 01: YVYU | | | | | • | | | | | 10: UYVY | Ī | |-------|---|---|--------------------------------|---| | | | | 11: VYUY | | | | | | | | | | | | Y and UV in separated channel: | | | | | | x0: UV | | | | | | x1: VU | | | 07:00 | / | / | | | #### CSI CHANNEL\_3 SCALE REGISTER | Offset Address: 0X034C | | | Register Name: CSI0_C3_SCALE_REG | |------------------------|----------------|-----------------|---------------------------------------------------------------------------------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:01 | / | / | | | 00 | R/W | 0 | QUART_EN When this bit is set to 1, input image will be decimated to quarter size. All input format are supported. | #### CSI CHANNEL\_3 FIFO 0 OUTPUT BUFFER-A ADDRESS REGISTER | Offset Address: 0X0350 | | 0350 | Register Name: CSI0_C3_F0_BUFA_REG | |------------------------|--------|---------|------------------------------------| | Bit | Read/W | Default | Description | | | rite | /Hex | | | 31:00 | R/W | 0 | C3F0_BUFA | | | | | FIFO 0 output buffer-A address | | | | | | ### CSI CHANNEL\_3 FIFO 1 OUTPUT BUFFER-A ADDRESS REGISTER | Offset Address: 0X0358 | | 0358 | Register Name: CSI0_C3_F1_BUFA_REG | |------------------------|----------------|-----------------|------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:00 | R/W | 0 | C3F1_BUFA | | | | FIFO 1 output buffer-A address | |--|--|--------------------------------| | | | | | | | | #### CSI CHANNEL\_3 FIFO 2 OUTPUT BUFFER-A ADDRESS REGISTER | Offset A | ddress: 0X | 0360 | Register Name: CSIO_C3_F2_BUFA_REG | | |----------|------------|---------|------------------------------------|-----| | Bit | Read/W | Default | Description | | | | rite | /Hex | | | | 31:00 | R/W | 0 | C3F2_BUFA | | | | | | FIFO 2 output buffer-A address | | | | | | | X Y | ### CSI CHANNEL\_3 STATUS REGISTER | Offset A | ddress: 0X0 | 036C | Register Name: CSIO_C3_CAP_STA_REG | |----------|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:03 | / | / | | | 02 | R | 0 | The status of the received field 0: Field 0 1: Field 1 | | 01 | R | 0 | VCAP_STA Video capture in progress Indicates the CSI is capturing video image data (multiple frames). The bit is set at the start of the first frame after enabling video capture. When software disables video capture, it clears itself after the last pixel of the current frame is captured. | | 00 | R | 0 | SCAP_STA Still capture in progress Indicates the CSI is capturing still image data (single frame). The bit is set at the start of the first frame after enabling still frame capture. It clears itself after the last pixel of the first frame is | | captured. | |------------------------------------------------------------------------------------------------------------------------------------------------------| | For CCIR656 interface, if the output format is frame planar YCbCr 420 mode, the frame end means the field2 end, the other frame end means filed end. | ## CSI CHANNEL\_3 INTERRUPT ENABLE REGISTER | Offset A | ddress: 0X | 0370 | Register Name: CSIO_C3_INT_EN_REG | |----------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:08 | / | / | | | 07 | R/W | 0 | VS_INT_EN vsync flag The bit is set when vsync come. And at this time load the buffer address for the coming frame. So after this irq come, change the buffer address could only effect next frame | | 06 | R/W | 0 | HB_OF_INT_EN Hblank FIFO overflow The bit is set when 3 FIFOs still overflow after the hblank. | | 05 | R/W | 0 | MUL_ERR_INT_EN Multi-channel writing error Indicates error has been detected for writing data to a wrong channel. | | 04 | R/W | 0 | FIFO2_OF_INT_EN FIFO 2 overflow The bit is set when the FIFO 2 become overflow. | | 03 | R/W | 0 | FIFO1_OF_INT_EN FIFO 1 overflow The bit is set when the FIFO 1 become overflow. | | 02 | R/W | 0 | FIFOO_OF_INT_EN FIFO 0 overflow The bit is set when the FIFO 0 become overflow. | | 01 | R/W | 0 | FD_INT_EN | |----|-----|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | Frame done | | | | | Indicates the CSI has finished capturing an image frame. Applies to video capture mode. The bit is set after each completed frame capturing data is written to buffer as long as video capture remains enabled. | | 00 | R/W | 0 | CD_INT_EN | | | | | Capture done | | | | | Indicates the CSI has completed capturing the image data. | | | | | For still capture, the bit is set when one frame data has been written to buffer. | | | | | For video capture, the bit is set when the last frame has been written to buffer after video capture has been disabled. | | | | | For CCIR656 interface, if the output format is frame planar YCbCr 420 mode, the frame end means the field2 end, the other frame end means field end. | ### CSI CHANNEL\_3 INTERRUPT STATUS REGISTER | Offset A | ddress: 0X | 0374 | Register Name: CSIO_C3_INT_STA_REG | |----------|----------------|-----------------|------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:08 | / | / | | | 07 | R/W | 0 | VS_PD vsync flag | | 06 | R/W | 0 | HB_OF_PD Hblank FIFO overflow | | 05 | R/W | 0 | MUL_ ERR_PD Multi-channel writing error | | 04 | R/W | 0 | FIFO2_OF_PD FIFO 2 overflow | | 03 | R/W | 0 | FIFO1_OF_PD | |----|-----|---|-----------------| | | | | FIFO 1 overflow | | | | | | | 02 | R/W | 0 | FIFOO_OF_PD | | | | | FIFO 0 overflow | | | | | | | 01 | R/W | 0 | FD_PD | | | | | Frame done | | | | | | | 00 | R/W | 0 | CD_PD | | | | | Capture done | | | | | | ## CSI CHANNEL\_3 HORIZONTAL SIZE REGISTER | Offset Address: 0X0380 | | | Register Name: CSIO_C3_HSIZE_REG | |------------------------|----------------|-----------------|------------------------------------------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:29 | / | / | 1 | | 28:16 | R/W | 500 | HOR_LEN Horizontal pixel clock length. Valid pixel clocks of a line. | | 15:13 | / | 1 | | | 12:00 | R/W | 0 | HOR_START Horizontal pixel clock start.Pixel data is valid from this clock. | ### CSI CHANNEL\_3 VERTICAL SIZE REGISTER | Offset Address: 0X0384 | | | Register Name: CSI0_C3_VSIZE_REG | |------------------------|----------------|-----------------|----------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:29 | / | / | / | | 28:16 | R/W | 1E0 | VER_LEN | |-------|-----|-----|-----------------------------------------------------| | | | | Vertical line length. Valid line number of a frame. | | 15:13 | / | / | / | | 12:00 | R/W | 0 | VER_START | | | | | Vertical line start. data is valid from this line. | ## CSI CHANNEL\_3 BUFFER LENGTH REGISTER | Offset A | .ddress: 0X | 0388 | Register Name: CSIO_C3_BUF_LEN_REG | |----------|----------------|-----------------|----------------------------------------------------------------| | Bit | Read/W<br>rite | Default<br>/Hex | Description | | 31:29 | / | / | | | 28:16 | R/W | 140 | BUF_LEN_C Buffer length of chroma C in a line. Unit is byte. | | 15:13 | / | / | | | 12:00 | R/W | 280 | BUF_LEN Buffer length of luminance Y in a line. Unit is byte. | ## CSI CHANNEL\_3 FLIP SIZE REGISTER | Offset A | ddress: 0X0 | )38C | Register Name: CSIO_C3_FLIP_SIZE_REG | |----------|-------------|---------|-----------------------------------------------| | Bit | Read/W | Default | Description | | | rite | /Hex | | | 31:29 | / | / | | | 28:16 | R/W | 1E0 | VER_LEN | | | | | Vertical line number when in vflip mode. | | 15:13 | / | / | / | | 12:00 | R/W | 280 | VALID_LEN | | | | | Valid components of a line when in flip mode. | #### CSI CHANNEL\_3 FRAME CLOCK COUNTER REGISTER | Offset A | Address: 0 | )x0390 | Register Name: CSI0_C3_FRM_CLK_CNT_REG | |----------|------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/ | Default/H<br>ex | Description | | | Write | | , | | 31:24 | / | / | | | 23:00 | R | 0 | FRM_CLK_CNT | | | | | Counter value between every frame. For instant hardware frame rate statics. | | | | | The internal counter is added by one every 24MHz clock cycle. When frame done or vsync comes, the internal counter value is sampled to FRM_CLK_CNT, and cleared to 0. Then the FRM_CLK_CNT is added to ACC_CLK_CNT. | ## CSI CHANNEL\_3 ACCUMULATED AND INTERNAL CLOCK COUNTER REGISTER | Offset / | Address: 0 | x0394 | Register Name: CSI0_C3_ACC_ITNL_CLK_CNT_REG | |----------|----------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default/H<br>ex | Description | | 31:24 | R/W | 0 | ACC_CLK_CNT The accumulated value of FRM_CLK_CNT for software frame rate statics. Every interrupt of frame done, the software check this accumulated value and clear it to 0. If the ACC_CLK_CNT is larger than 1, the software has lost frame. When frame done or vsync comes, ACC_CLK_CNT = ACC_CLK_CNT + 1, and cleared to 0 when writing 0 to this register. | | 23:00 | R | 0 | ITNL_CLK_CNT The instant value of internal frame clock counter. When frame done interrupt comes, the software can query this counter for judging whether it is the time for updating the double buffer address registers. | #### **CCI CONTROL REGISTER** | Offset | Address: | 0x000 | Register Name: CCI_CTRL | |--------|----------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/ | Default/He | Description | | | Write | х | | | 31 | R/W | 0 | SINGLE_TRAN | | | | | 0: Transmission idle | | | | | 1: Start single transmission | | | | | Automatically cleared to '0' when finished. Abort current transmission immediately if changing from '1' to '0'. If slave not respond for the expected status over the time defined by TIMEOUT, current transmission will stop. PACKET_CNT will return the sequence number when transmission fail. All format setting and data will be loaded from registers and FIFO when transmission start. | | 30 | R/W | 0 | REPEAT_TRAN | | | | | 0: transmission idle | | | | | 1: repeated transmission | | | | | When this bit is set to 1, transmission repeats when trigger signal (such as VSYNC/ VCAP done ) repeats. | | | | | If changing this bit from '1' to '0' during transmission, the current transmission will be guaranteed then stop. | | 29 | R/W | 0 | RESTART_MODE | | | | | 0: RESTART | | | | | 1: STOP+START | | | | 4 | Define the CCI action after sending register address. | | 28 | R/W | 0 | READ_TRAN_MODE | | | | | 0: send slave_id+W | | | _ | | 1: do not send slave_id+W | | | | | Setting this bit to 1 if reading from a slave which register width is equal to 0. | | 27:2 | R | 0 | TRAN_RESULT | | 4 | | | 000: OK | | | 1 | 1 | | |------|-----|---|--------------------------------------------------------------| | | | | 001: FAIL | | | | | Other: Reserved | | 23:1 | R | / | CCI_STA | | 6 | | | 0x00: bus error | | | | | 0x08: START condition transmitted | | | | | 0x10: Repeated START condition transmitted | | | | | 0x18: Address + Write bit transmitted, ACK received | | | | | 0x20: Address + Write bit transmitted, ACK not received | | | | | 0x28: Data byte transmitted in master mode, ACK received | | | | | 0x30: Data byte transmitted in master mode, ACK not received | | | | | 0x38: Arbitration lost in address or data byte | | | | | 0x40: Address + Read bit transmitted, ACK received | | | | | 0x48: Address + Read bit transmitted, ACK not received | | | | | 0x50: Data byte received in master mode, ACK received | | | | | 0x58: Data byte received in master mode, ACK not received | | | | | 0x01: Timeout when sending 9 <sup>th</sup> SCL clk | | | | | Other: Reserved | | 15:2 | / | / | 1 | | 1 | R/W | 0 | SOFT_RESET | | | | | 0: normal | | | | | 1: reset | | 0 | R/W | 0 | CCI_EN | | | | | 0: Module disable | | | | | 1: Module enable | ## **CCI TRANSMISSION CONFIGURATION REGISTER** | Offset Address: 0x004 | | | Register Name: CCI_CFG | |-----------------------|-------|------------|------------------------| | Bit | Read/ | Default/He | Description | | | Write | x | | | 31:2 | R/W | 0x10 | TIMEOUT_N | |----------|-----|------|------------------------------------------------------------------------------| | 4 | | | When sending the 9 <sup>th</sup> clock, assert fail signal when slave device | | | | | did not response after N*F <sub>SCL</sub> cycles. And software must do a | | | | | reset to CCI module and send a stop condition to slave. | | 23:1 | R/W | 0x00 | INTERVAL | | 0 | | | Define the interval between each packet in 40*F <sub>SCL</sub> cycles, 0~255 | | 15 | R/W | 0 | PACKET_MODE | | | | | Select where to load slave id / data width | | | | | 0: Compact mode | | | | | 1: Complete mode | | | | | In compact mode, slave id/register width / data width will be | | | | | loaded from CCI_FMT register, only address and data read from memory. | | | | | In complete mode, they will be loaded from packet memory. | | 14:8 | / | / | 1 | | 7 | R/W | 0 | SRC_SEL | | | | | 0: From register CCI_FIFO_ACC | | | | | 1: From dram address define by CCI_PARA_BASE | | | | | Read packet data source select. | | 6:4 | R/W | 0 | TRIG_MODE | | | | | Transmit mode: | | | | | 000: Immediately, no trigger | | | | | 001: Reserved | | | | | 010: CSIO int trigger | | | | | 011: CSI1 int trigger | | 3:0 | R/W | 0 | CSI_TRIG | | | | | CSI Int trig signal select: | | | | ) | 0000: First HREF start | | | | | 0001: Last HREF done | | | | | 0010: Line counter trigger | | <u> </u> | i . | 1 | ı | | | | other: Reserved | | |--|--|-----------------|--| | | | | | #### **CCI PACKET FORMAT REGISTER** | Offset | Address | : 0x008 | Register Name: CCI_FMT | |-----------|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default/H<br>ex | Description | | 31:2<br>5 | R/W | 0 | SLV_ID 7bit address | | 24 | R/W | 0 | CMD 0: write 1: read | | 23:2 | R/W | 1 | ADDR_BYTE How many bytes be sent as address 0~15 | | 19:1 | R/W | 1 | DATA_BYTE How many bytes be sent/received as data 1~15 Normally use ADDR_DATA with 0_2, 1_1, 1_2, 2_1, 2_2 access mode. If DATA bytes is 0, transmission will not start. In complete mode, the ADDR_BYTE and DATA_BYTE is defined in a byte's high/low 4bit. | | 15:0 | R/W | 1 | PACKET_CNT FIFO data be transmitted as PACKET_CNT packets in current format. Total bytes not exceed 32bytes. | # **CCI BUS CONTROL REGISTER** | Offset Address: 0x00C | | | Register Name: CCI_BUS_CTRL | |-----------------------|----------------|-----------------|-----------------------------| | Bit | Read/<br>Write | Default/H<br>ex | Description | | 14:1 R/W 0x2 CLK_N 2 CLK_N CCI bus sampling clock F0=24MHz/2^CLK_N 11:8 R/W 0x5 CLK_M CCI output SCL frequency is F <sub>SCL</sub> =F1/10=(F0/(CLK_M+1))/10 7 R 7 SCL_STA SCL current status 6 R / SDA_STA SDA current status SCL PAD enable 4 R/W 0 SCL_PEN SDA PAD enable SDA_PEN SDA PAD enable 3 R/W 0 SCL_MOV SCL manual output value 2 R/W 0 SDA_MOV SDA manual output value 1 R/W 0 SCL_MOE SCL manual output en SCL manual output en | | T | 1 | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|-----------------------------------------------------------------------|--|--|--| | 0°65535 F <sub>SCL</sub> cycles between each transmission 15 R/W 0 DLY_TRIG 0: disable 1: execute transmission after internal counter delay when triggered 14:1 R/W 0x2 CLK_N CCI bus sampling clock F0=24MHz/2^CLK_N 11:8 R/W 0x5 CLK_M CCI output SCL frequency is F <sub>SCL</sub> =F1/10=(F0/(CLK_M+1))/10 7 R / SCL_STA SCL current status 6 R / SDA_STA SDA current status 5 R/W 0 SCL_PEN SCL PAD enable 4 R/W 0 SDA_PEN SDA PAD enable 3 R/W 0 SCL_MOV SCL manual output value 2 R/W 0 SDA_MOV SDA manual output value 1 R/W 0 SCL_MOE SCL_MOE SCL_manual output en | | R/W | 0 | DLY_CYC | | | | | 14:1 R/W 0x2 CLK_N CCI bus sampling clock F0=24MHz/2^CLK_N 11:8 R/W 0x5 CLK_M CCI output SCL frequency is F <sub>SCL</sub> =F1/10=(F0/(CLK_M+1))/10 7 R / SCL_STA SCL current status 6 R / SDA_STA SDA current status 5 R/W 0 SCL_PEN SCL_PAD enable 4 R/W 0 SDA_PEN SDA PAD enable 3 R/W 0 SCL_MOV SCL_MOV SCL_MOV SCL_MOV SDA_MOV SDA manual output value 1 R/W 0 SCL_MOE | 6 | | | 0~65535 F <sub>SCL</sub> cycles between each transmission | | | | | 1: execute transmission after internal counter delay when triggered 14:1 R/W 0x2 CLK_N CCI bus sampling clock F0=24MHz/2^CLK_N 11:8 R/W 0x5 CLK_M CCI output SCL frequency is F <sub>SCL</sub> =F1/10=(F0/(CLK_M+1))/10 7 R / SCL_STA SCL current status 6 R / SDA_STA SDA current status 5 R/W 0 SCL_PEN SCL PAD enable 4 R/W 0 SDA_PEN SDA PAD enable 3 R/W 0 SCL_MOV SCL manual output value 2 R/W 0 SCL_MOV SDA manual output value 1 R/W 0 SCL_MOE SCL manual output en | 15 | R/W | 0 | DLY_TRIG | | | | | 14:1 R/W 0x2 CLK_N 2 CCI bus sampling clock F0=24MHz/2^CLK_N 11:8 R/W 0x5 CLK_M CCI output SCL frequency is F <sub>SCL</sub> =F1/10=(F0/(CLK_M+1))/10 7 R / SCL_STA SCL current status SDA_STA SDA current status 5 R/W 0 SCL_PEN SCL PAD enable SDA_PEN SDA PAD enable 3 R/W 0 SCL_MOV SCL manual output value 2 R/W 0 SDA_MOV SDA manual output value 1 R/W 0 SCL_MOE SCL manual output en SCL manual output en SCL manual output en | | | | 0: disable | | | | | CCI bus sampling clock F0=24MHz/2^CLK_N | | | | 1: execute transmission after internal counter delay when triggered | | | | | CCI bus sampling clock F0=24MHz/2^CLK_N 11:8 R/W 0x5 CLK_M CCI output SCL frequency is F <sub>SCL</sub> =F1/10=(F0/(CLK_M+1))/10 7 R / SCL_STA SCL current status 6 R / SDA_STA SDA current status 5 R/W 0 SCL_PEN SCL PAD enable 4 R/W 0 SDA_PEN SDA PAD enable 3 R/W 0 SCL_MOV SCL manual output value 2 R/W 0 SDA_MOV SDA manual output value 1 R/W 0 SCL_MOE SCL_MOE SCL manual output en | 14:1 | R/W | 0x2 | CLK_N | | | | | CCI output SCL frequency is F <sub>SCL</sub> =F1/10=(F0/(CLK_M+1))/10 7 R / SCL_STA SCL current status 6 R / SDA_STA SDA current status 5 R/W 0 SCL_PEN SCL PAD enable 4 R/W 0 SDA_PEN SDA PAD enable 3 R/W 0 SCL_MOV SCL manual output value 2 R/W 0 SDA_MOV SDA manual output value 1 R/W 0 SCL_MOE SCL_MOE SCL_MOE SCL_MOE SCL_manual output en | 2 | | | CCI bus sampling clock F0=24MHz/2^CLK_N | | | | | 7 R / SCL_STA SCL current status 6 R / SDA_STA SDA current status 5 R/W 0 SCL_PEN SCL PAD enable 4 R/W 0 SDA_PEN SDA PAD enable 3 R/W 0 SCL_MOV SCL manual output value 2 R/W 0 SDA_MOV SDA manual output value 1 R/W 0 SCL_MOE SCL manual output en | 11:8 | R/W | 0x5 | CLK_M | | | | | SCL current status 6 R / SDA_STA SDA current status 5 R/W 0 SCL_PEN SCL PAD enable 4 R/W 0 SDA_PEN SDA PAD enable 3 R/W 0 SCL_MOV SCL manual output value 2 R/W 0 SDA_MOV SDA manual output value 1 R/W 0 SCL_MOE SCL manual output en | | | | CCI output SCL frequency is F <sub>SCL</sub> =F1/10=(F0/(CLK_M+1))/10 | | | | | 6 R / SDA_STA SDA current status 5 R/W 0 SCL_PEN SCL PAD enable 4 R/W 0 SDA_PEN SDA PAD enable 3 R/W 0 SCL_MOV SCL manual output value 2 R/W 0 SDA_MOV SDA manual output value 1 R/W 0 SCL_MOE SCL manual output en | 7 | R | / | SCL_STA | | | | | SDA current status 5 R/W 0 SCL_PEN SCL PAD enable 4 R/W 0 SDA_PEN SDA PAD enable 3 R/W 0 SCL_MOV SCL manual output value 2 R/W 0 SDA_MOV SDA manual output value 1 R/W 0 SCL_MOE SCL manual output en | | | | SCL current status | | | | | 5 R/W 0 SCL_PEN SCL PAD enable 4 R/W 0 SDA_PEN SDA PAD enable 3 R/W 0 SCL_MOV SCL manual output value 2 R/W 0 SDA_MOV SDA manual output value 1 R/W 0 SCL_MOE SCL_MOE SCL_manual output en | 6 | R | / | SDA_STA | | | | | SCL PAD enable 4 R/W 0 SDA_PEN SDA PAD enable 3 R/W 0 SCL_MOV SCL manual output value 2 R/W 0 SDA_MOV SDA manual output value 1 R/W 0 SCL_MOE SCL manual output en | | | | SDA current status | | | | | 4 R/W 0 SDA_PEN SDA PAD enable 3 R/W 0 SCL_MOV SCL manual output value 2 R/W 0 SDA_MOV SDA manual output value 1 R/W 0 SCL_MOE SCL manual output en | 5 | R/W | 0 | SCL_PEN | | | | | SDA PAD enable 3 R/W 0 SCL_MOV SCL manual output value 2 R/W 0 SDA_MOV SDA manual output value 1 R/W 0 SCL_MOE SCL manual output en | | | | SCL PAD enable | | | | | 3 R/W 0 SCL_MOV SCL manual output value 2 R/W 0 SDA_MOV SDA manual output value 1 R/W 0 SCL_MOE SCL manual output en | 4 | R/W | 0 | SDA_PEN | | | | | SCL manual output value 2 R/W 0 SDA_MOV SDA manual output value 1 R/W 0 SCL_MOE SCL manual output en | | | | SDA PAD enable | | | | | 2 R/W 0 SDA_MOV SDA manual output value 1 R/W 0 SCL_MOE SCL manual output en | 3 | R/W | 0 | SCL_MOV | | | | | SDA manual output value 1 R/W 0 SCL_MOE SCL manual output en | | | | SCL manual output value | | | | | 1 R/W 0 SCL_MOE SCL manual output en | 2 | R/W | 0 | SDA_MOV | | | | | SCL manual output en | | | | SDA manual output value | | | | | | 1 | R/W | 0 | SCL_MOE | | | | | | | | | SCL manual output en | | | | | 0 R/W 0 SDA_MOE | 0 | R/W | 0 | SDA_MOE | | | | | SDA manual output en | | > | | SDA manual output en | | | | ## **CCI DRAM INPUT BASE REGISTER** | Offset Address: 0x010 | Register Name: CCI_PARA_BASE | |-----------------------|------------------------------| | | | | Bit | Read/ | Default/H | Description | |------|-------|-----------|--------------------------------------------------------| | | Write | ex | | | 31:0 | R/W | 0 | DRAM_BASE | | | | | Dram address for CCI data, used in dram input mode. | | | | | CCI transmission read/write data from/to dram in byte. | ### **CCI INTERRUPT CONTROL REGISTER** | Offset / | Offset Address: 0x014 | | Register Name: CCI_INT_CTRL | |----------|-----------------------|-----------------|-----------------------------| | Bit | Read/<br>Write | Default/H<br>ex | Description | | 31:18 | / | / | 1 | | 17 | R/W | 0 | S_TRAN_ERR_INT_EN | | 16 | R/W | 0 | S_TRAN_COM_INT_EN | | 15:2 | / | / | | | 1 | R/W | 0 | S_TRAN_ERR_PD | | 0 | R/W | 0 | S_TRAN_COM_PD | ## **CCI LINE COUNTER TRIGGER CONTROL REGISTER** | Offset Address: 0x018 | | | Register Name: CCI_LC_TRIG | |-----------------------|----------------|-----------------|------------------------------------------------------------------------------------------------------| | Bit | Read/<br>Write | Default/H<br>ex | Description | | 31:13 | / | 1 | | | 12:0 | R/W | 0 | LN_CNT 0~8191: line counter send trigger when 1 <sup>st</sup> ~8192 <sup>th</sup> line is received. | # **CCI FIFO ACCESS REGISTER** | Offset Address: 0x100~0x13f | | )x100~0x13f | Register Name: CCI_FIFO_ACC | |-----------------------------|-------|-------------|-----------------------------| | Bit | Read/ | Default/H | Description | | | Write | ex | | |------|-------|----|--------------------------------------------------------------------------------------------------------------------------------| | 31:0 | R/W | 0 | DATA_FIFO | | | | | From 0x100 to 0x13f, CCI data FIFO is 64bytes, used in FIFO input mode. CCI transmission read/write data from/to FIFO in byte. | ### **CCI RESERVED REGISTER** | Offset Address: 0x200~0x220 | | | Register Name: CCI_RSV_REG | |-----------------------------|------------------------------|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Read/ Default/H Write ex | | Description | | 31:0 | R/W | / | From 0x200 to 0x220 address, normal TWI registers are copied here. All transmission will be act like hardware controlling these registers. And don't change them in transmission. | # **Chapter 7** # **Interfaces** This chapter describes the external peripherals of A23 processor, including: - SD 3.0 - TWI - SPI - UART - USB OTG - USB Host - Digital audio interface - RSB # **7.1 SD/MMC** #### 7.1.1 Overview The A23 processor comes with three SD/MMC controllers. The SD/MMC controller can be configured as a Secure Digital Multimedia Card controller, which simultaneously supports Secure Digital memory (SD Memo), UHS-1 Card, Secure Digital I/O (SDIO), Multimedia Cards (MMC), eMMC Card and Consumer Electronics Advanced Transport Architecture (CE-ATA). The SD3.0 controller includes the following features: - Support Secure Digital memory protocol commands (up to SD3.0) - Support Secure Digital I/O protocol commands - Support multimedia card protocol commands (up to MMC4.41) - Support CE-ATA digital protocol commands - Support eMMC boot operation and alternative boot operation - Support Command Completion signal and interrupt to host processor and Command Completion Signal disable feature - Support one SD (Verson1.0 to 3.0) or MMC (Verson3.3 to 4.41) or CE-ATA device - Support hardware CRC generation and error detection - Support programmable baud rate - Support host pull-up control - Support SDIO interrupts in 1-bit and 4-bit modes - Support SDIO suspend and resume operation - Support SDIO read wait - Support block size of 1 to 65535 bytes - Support descriptor-based internal DMA controller - Internal 128 bytes FIFO for data transfer - Support 3.3 V IO pad ## 7.1.2 SD3.0 Timing Diagram Please refer to relative specification: - Physical Layer Specification Ver3.00 Final, 2009.04.16 - SDIO Specification Ver2.00 - Consumer Electronics Advanced Transport Architecture (CE-ATA version 1.1) - Multimedia Cards (MMC version 4.2) - JEDEC Standard JESD84-44, Embedded Multimedia Card (eMMC) Card Product Standard # **7.2 TWI** #### 7.2.1 Overview This TWI controller can be used as an interface between CPU host and the serial TWI bus. It can support all the standard TWI transfer, including Slave and Master. The communication to the TWI bus is carried out on a byte-wise basis using interrupt or polled handshaking. This TWI Controller can be operated in standard mode (100Kbps) or fast-mode, supporting data rate up to 400Kbps. Multiple Masters and 10-bit addressing Mode are supported for this specified application. General Call Addressing is also supported in Slave mode. The TWI controller includes the following features: - Software-programmable for Slave or Master - Supports Repeated START signal - Multi-master systems supported - Allows 10-bit addressing with TWI bus - Performs arbitration and clock synchronization - Own address and General Call address detection - Interrupt on address detection - Supports speeds up to 400Kbits/s ('fast mode') - Allows operation from a wide range of input clock frequencies ## 7.2.2 TWI Controller Timing Diagram Data transferred are always in a unit of 8-bit (byte), followed by an acknowledge bit. The number of bytes that can be transmitted per transfer is unrestricted. Data is transferred in serial with the MSB first. Between each byte of data transfer, a receiver device will hold the clock line SCL low to force the transmitter into a wait state while waiting the response from microprocessor. Data transfer with acknowledge is obligatory. The clock line is driven by the master all the time, including the acknowledge-related clock cycle, except for the SCL holding between each bytes. After sending each byte, the transmitter releases the SDA line to allow the receiver to pull down the SDA line and send an acknowledge signal (or leave it high to send a "not acknowledge") to the transmitter. When a slave receiver doesn't acknowledge the slave address (unable to receive because of no resource available), the data line must be left high by the slave so that the master can then generate a STOP condition to abort the transfer. Slave receiver can also indicate not to want to send more data during a transfer by leave the acknowledge signal high. And the master should generate the STOP condition to abort the transfer. Below diagram provides an illustration the relation of SDA signal line and SCL signal line on the TWI serial bus. **TWI Timing Diagram** # 7.2.3 TWI Controller Register List | Module Name | Base Address | |-------------|--------------| | TWI0 | 0x01C2AC00 | | TWI1 | 0x01C2B000 | | TWI2 | 0x01C2B400 | | Register Name | Offset | Description | |---------------|--------|------------------------------| | TWI_ADDR | 0x0000 | TWI Slave address | | TWI_XADDR | 0x0004 | TWI Extended slave address | | TWI_DATA | 0x0008 | TWI Data byte | | TWI_CNTR | 0x000C | TWI Control register | | TWI_STAT | 0x0010 | TWI Status register | | TWI_CCR | 0x0014 | TWI Clock control register | | TWI_SRST | 0x0018 | TWI Software reset | | TWI_EFR | 0x001C | TWI Enhance Feature register | | TWI_LCR | 0x0020 | TWI Line Control register | ## 7.2.4 TWI Controller Register Description #### **TWI SLAVE ADDRESS REGISTER** | | | | Register Name: TWI_ADDR | |--------------|------------|---------|------------------------------------------| | Offset: 0x00 | | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:8 | / | / | 1 | | | | | SLA | | | | | Slave address | | | | | 7-bit addressing | | | | | SLA6, SLA5, SLA4, SLA3, SLA2, SLA1, SLA0 | | | | | | | | | | 10-bit addressing | | 7:1 | R/W | 0 | 1, 1, 1, 0, SLAX[9:8] | | | | | GCE | | | | | General call address enable | | | | | 0: Disable | | 0 | R/W | 0 | 1: Enable | | | | | | Note: For 7-bit addressing: SLA6 – SLA0 is the 7-bit address of the TWI when in slave mode. When the TWI receives this address after a START condition, it will generate an interrupt and enter slave mode. (SLA6 corresponds to the first bit received from the TWI bus.) If GCE is set to '1', the TWI will also recognize the general call address (00h). For 10-bit addressing: When the address received starts with 11110b, the TWI recognizes this as the first part of a 10-bit address and if the next two bits match ADDR[2:1] (i.e. SLAX9 and SLAX8 of the device's extended address), it sends an ACK. (The device does not generate an interrupt at this point.) If the next byte of the address matches the XADDR register (SLAX7 – SLAX0), the TWI generates an interrupt and goes into slave mode. ## TWI EXTEND ADDRESS REGISTER | | | | Register Name: TWI_XADDR | | |-----------|------------|---------|----------------------------|---| | Offset: ( | 0x04 | | Default Value: 0x0000_0000 | | | Bit | Read/Write | Default | Description | | | 31:8 | / | / | / | | | | | | SLAX | | | | | | Extend Slave Address | | | 7:0 | R/W | 0 | SLAX[7:0] | V | #### TWI DATA REGISTER | | | | Register Name: TWI_DATA | |--------------|------------|---------|----------------------------------------| | Offset: 0x08 | | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:8 | / | / | | | | | | TWI_DATA | | 7:0 | R/W | 0 | Data byte for transmitting or received | #### TWI CONTROL REGISTER | | | | Register Name: TWI_CNTR | |---------|------------|---------|-------------------------------------------------------------| | Offset: | 0x0C | / | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:8 | / | / | | | | | | INT_EN | | | | | Interrupt Enable | | | | | 1'b0: The interrupt line always low | | 7 | R/W | 0 | 1'b1: The interrupt line will go high when INT_FLAG is set. | | | | | BUS_EN | | | | | TWI Bus Enable | | 6 | R/W | 0 | 1'b0: The TWI bus inputs ISDA/ISCL are ignored and the TWI | | | | | Controller will not respond to any address on the bus | |---|-----|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | 1'b1: The TWI will respond to calls to its slave address – and to the general call address if the GCE bit in the ADDR register is set. | | | | | Notes: In master operation mode, this bit should be set to '1' | | | | | M_STA | | | | | Master Mode Start | | | | | When M_STA is set to '1', TWI Controller enters master mode and will transmit a START condition on the bus when the bus is free. If the M_STA bit is set to '1' when the TWI Controller is already in master mode and one or more bytes have been transmitted, then a repeated START condition will be sent. If the M_STA bit is set to '1' when the TWI is being accessed in slave mode, the TWI will complete the data transfer in slave mode then enter master mode when the bus has been released. | | | | | The M_STA bit is cleared automatically after a START condition | | 5 | R/W | 0 | has been sent: writing a '0' to this bit has no effect. | | | | | M_STP | | | | | Master Mode Stop | | | | | If M_STP is set to '1' in master mode, a STOP condition is transmitted on the TWI bus. If the M_STP bit is set to '1' in slave mode, the TWI will behave as if a STOP condition has been received, but no STOP condition will be transmitted on the TWI bus. If both M_STA and M_STP bits are set, the TWI will first transmit the STOP condition (if in master mode) then transmit the START condition. | | | | | | | 4 | R/W | 0 | The M_STP bit is cleared automatically: writing a '0' to this bit has no effect. | | | | | INT_FLAG | | | | | Interrupt Flag | | | | | INT_FLAG is automatically set to '1' when any of 28 (out of the possible 29) states is entered (see 'STAT Register' below). The | | 3 | R/W | 0 | only state that does not set INT_FLAG is state F8h. If the | | | | | INT_EN bit is set, the interrupt line goes high when IFLG is set to '1'. If the TWI is operating in slave mode, data transfer is suspended when INT_FLAG is set and the low period of the TWI bus clock line (SCL) is stretched until '1' is written to INT_FLAG. The TWI clock line is then released and the interrupt line goes low. | |-----|-----|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | A_ACK | | | | | Assert Acknowledge | | | | | When A_ACK is set to '1', an Acknowledge (low level on SDA) will be sent during the acknowledge clock pulse on the TWI bus if: | | | | | 1. Either the whole of a matching 7-bit slave address or the first or the second byte of a matching 10-bit slave address has | | | | | been received. | | | | | 2. The general call address has been received and the GCE bit in the ADDR register is set to '1'. | | | | | 3. A data byte has been received in master or slave mode. | | | | | | | | | | When A_ACK is '0', a Not Acknowledge (high level on SDA) will be sent when a data byte is received in master or slave mode. | | | | | If A ACV is also and to (OV in place to consist on the state of st | | | | | If A_ACK is cleared to '0' in slave transmitter mode, the byte in the DATA register is assumed to be the 'last byte'. After this | | | | | byte has been transmitted, the TWI will enter state C8h then | | | | | return to the idle state (status code F8h) when INT_FLAG is cleared. | | | | | | | 2 | R/W | 0 | The TWI will not respond as a slave unless A_ACK is set. | | 1:0 | R/W | 0 | | ## TWI STATUS REGISTER | | Register Name: TWI_STAT | |--------------|----------------------------| | Offset: 0x10 | Default Value: 0x0000_00F8 | | Bit | Read/Write | Default | Description | |------|------------|---------|--------------------------------------------------------------------------------------------------| | 31:8 | / | / | / | | | | | STA | | | | | Status Information Byte | | | | | Code Status | | | | | 0x00: Bus error | | | | | 0x08: START condition transmitted | | | | | 0x10: Repeated START condition transmitted | | | | | 0x18: Address + Write bit transmitted, ACK received | | | | | 0x20: Address + Write bit transmitted, ACK not received | | | | | 0x28: Data byte transmitted in master mode, ACK received | | | | | 0x30: Data byte transmitted in master mode, ACK not received | | | | | 0x38: Arbitration lost in address or data byte | | | | | 0x40: Address + Read bit transmitted, ACK received | | | | | 0x48: Address + Read bit transmitted, ACK not received | | | | | 0x50: Data byte received in master mode, ACK transmitted | | | | | 0x58: Data byte received in master mode, not ACK transmitted | | | | | 0x60: Slave address + Write bit received, ACK transmitted | | | | | 0x68: Arbitration lost in address as master, slave address + Write bit received, ACK transmitted | | | | | 0x70: General Call address received, ACK transmitted | | | | | 0x78: Arbitration lost in address as master, General Call address received, ACK transmitted | | | | | 0x80: Data byte received after slave address received, ACK transmitted | | | | | 0x88: Data byte received after slave address received, not ACK transmitted | | | | | 0x90: Data byte received after General Call received, ACK transmitted | | 7:0 | R | 0xF8 | 0x98: Data byte received after General Call received, not ACK transmitted | | | 0xA0: STOP or repeated START condition received in slave mode | |--|-------------------------------------------------------------------------------------------------| | | 0xA8: Slave address + Read bit received, ACK transmitted | | | 0xB0: Arbitration lost in address as master, slave address + Read bit received, ACK transmitted | | | 0xB8: Data byte transmitted in slave mode, ACK received | | | 0xC0: Data byte transmitted in slave mode, ACK not received | | | 0xC8: Last byte transmitted in slave mode, ACK received | | | 0xD0: Second Address byte + Write bit transmitted, ACK received | | | 0xD8: Second Address byte + Write bit transmitted, ACK not received | | | 0xF8: No relevant status information, INT_FLAG=0 | | | Others: Reserved | ### TWI CLOCK REGISTER | | | | Register Name: TWI_CCR | | |-----------|------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Offset: ( | 0x14 | | Default Value: 0x0000_0000 | | | Bit | Read/Write | Default | Description | | | 31:7 | / | / | 1 | | | 6:3 | R/W | 0 | CLK_M | | | | | 5 | CLK_N The TWI bus is sampled by the TWI at the frequency defined by F0: Fsamp = F 0 = Fin / 2^CLK_N The TWI OSCL output frequency, in master mode, is F1 / 10: F1 = F0 / (CLK_M + 1) Foscl = F1 / 10 = Fin / (2^CLK_N * (CLK_M + 1)*10) For Example: | | | 2:0 | R/W | 0 | Fin = 48Mhz (APB clock input) | | | For 400kHz full speed 2Wire, CLK_N = 2, CLK_M=2 F0 = 48M/2^2=12Mhz, F1= F0/(10*(2+1)) = 0.4Mhz | |-------------------------------------------------------------------------------------------------| | For 100Khz standard speed 2Wire, CLK_N=2, CLK_M=11 F0=48M/2^2=12Mhz, F1=F0/(10*(11+1)) = 0.1Mhz | ### TWI SOFT RESET REGISTER | | | | Register Name: TWI_SRST | |--------------|------------|---------|--------------------------------------------------------------| | Offset: 0x18 | | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:1 | / | / | | | | | | SOFT_RST | | | | | Soft Reset | | | | | Write '1' to this bit to reset the TWI and clear to '0' when | | 0 | R/W | 0 | completing Soft Reset operation. | ## TWI ENHANCE FEATURE REGISTER | | | | Register Name: TWI_EFR | |--------------|------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset: 0x1C | | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:2 | / | 1 | | | 0:1 | R/W | 0 | DBN Data Byte number follow Read Command Control No Data Byte to be written after read command Only 1 byte data to be written after read command 2 bytes data can be written after read command 3 bytes data can be written after read command | ### TWI LINE CONTROL REGISTER | | | | Register Name: TWI_LCR | |--------------|------------|---------|------------------------------------------------------------------------------------------------------| | Offset: 0x20 | | | Default Value: 0x0000_003a | | Bit | Read/Write | Default | Description | | 31:6 | / | / | 1 | | | | | SCL_STATE | | | | | Current state of TWI_SCL | | | | | 0 – low | | 5 | R | 1 | 1 - high | | | | | SDA_STATE | | | | | Current state of TWI_SDA | | | | | 0 – low | | 4 | R | 1 | 1 - high | | | | | SCL_CTL | | | | | TWI_SCL line state control bit | | | | | When line control mode is enabled (bit[2] set), value of this bit decide the output level of TWI_SCL | | | | | 0 – output low level | | 3 | R/W | 1 | 1 – output high level | | | | | SCL_CTL_EN | | | | | TWI_SCL line state control enable | | | | | When this bit is set, the state of TWI_SCL is control by the value of bit[3]. | | | | | 0-disable TWI_SCL line control mode | | 2 | R/W | 0 | 1-enable TWI_SCL line control mode | | | | | SDA_CTL | | | | | TWI_SDA line state control bit | | | | | When line control mode is enabled (bit[0] set), value of this bit decide the output level of TWI_SDA | | 1 | R/W | 1 | 0 – output low level | | | | | 1 – output high level | |---|-----|---|-------------------------------------------------------------------------------| | | | | SDA_CTL_EN | | | | | TWI_SDA line state control enable | | | | | When this bit is set, the state of TWI_SDA is control by the value of bit[1]. | | | | | 0-disable TWI_SDA line control mode | | 0 | R/W | 0 | 1-enable TWI_SDA line control mode | #### TWI DVFS CONTROL REGISTER | | | | Register Name: TWI_DVFSCR | |-----------|--------------|---------|---------------------------------------| | Offset: ( | Offset: 0x24 | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:2 | / | / | 1 | | | | | MS_PRIORITY | | | | | CPU and DVFS BUSY set priority select | | | | | 0: CPU has higher priority | | 2 | R/W | 0 | 1: DVFS has higher priority | | | | | CPU_BUSY_SET | | 1 | R/W | 0 | CPU Busy set | | | | | DVFC_BUSY_SET | | 0 | R/W | 0 | DVFS Busy set | **Note**: This register is only implemented in TWIO. ## 7.2.5 TWI Controller Special Requirement #### **TWI PIN LIST** | Port Name | Widt | Direction | Description | |-----------|------|-----------|----------------------| | | h | | | | TWI_SCL | 1 | IN/OUT | TWI Clock line | | TWI_SDA | 1 | IN/OUT | TWI Serial Data line | #### TWI CONTROLLER OPERATION There are four operation modes on the TWI bus which dictates the communications method. They are Master Transmit, Master Receive, Slave Transmit and Slave Receive. In general, CPU host controls TWI by writing commands and data to its registers. The TWI interrupts the CPU host for the attention each time a byte transfer is done or a START/STOP conditions is detected. The CPU host can also poll the status register for current status if the interrupt mechanism is not disabled by the CPU host. When the CPU host wants to start a bus transfer, it initiates a bus START to enter the master mode by setting IM\_STA bit in the 2WIRE\_CNTR register to high (before it must be low). The TWI will assert INT line and INT\_FLAG to indicate a completion for the START condition and each consequent byte transfer. At each interrupt, the micro-processor needs to check the 2WIRE\_STAT register for current status. A transfer has to be concluded with STOP condition by setting M\_STP bit high. In Slave Mode, the TWI also constantly samples the bus and look for its own slave address during addressing cycles. Once a match is found, it is addressed and interrupt the CPU host with the corresponding status. Upon request, the CPU host should read the status, read/write 2WIRE\_DATA data register, and set the 2WIRE\_CNTR control register. After each byte transfer, a slave device always halt the operation of remote master by holding the next low pulse on SCL line until the microprocessor responds to the status of previous byte transfer or START condition. # 7.3 **SPI** #### 7.3.1 Overview The SPI (Serial Peripheral Interface) allows rapid data communication with fewer software interrupts. The SPI module contains one 64x8 receiver buffer (RXFIFO) and one 64x8 transmit buffer (TXFIFO). It can work at two modes: Master mode and Slave mode. It includes the following features: - Full-duplex synchronous serial interface - Master/Slave configurable - Four chip selects to support multiple peripherals for SPIO and SPI1 has one chip select - 8-bit wide by 64-entry FIFO for both transmit and receive data - Polarity and phase of the Chip Select (SPI\_SS) and SPI Clock (SPI\_SCLK) are configurable - Support dedicated DMA ## 7.3.2 SPI Timing Diagram The serial peripheral interface master uses the SPI\_SCLK signal to transfer data in and out of the shift register. Data is clocked using any one of four programmable clock phase and polarity combinations. During Phase 0, Polarity 0 and Phase 1, Polarity 1 operations, output data changes on the falling clock edge and input data is shifted in on the rising edge. During Phase 1, Polarity 0 and Phase 0, Polarity 1 operations, output data changes on the rising edges of the clock and is shifted in on falling edges. The POL defines the signal polarity when SPI\_SCLK is in idle state. The SPI\_SCLK is high level when POL is '1' and it is low level when POL is '0'. The PHA decides whether the leading edge of SPI\_SCLK is used for setup or sample data. The leading edge is used for setup data when PHA is '1' and for sample data when PHA is '0'. The four modes are listed below: | SPI Mode | POL | PHA | Leading Edge | Trailing Edge | |----------|-----|-----|-----------------|-----------------| | 0 | 0 | 0 | Rising, Sample | Falling, Setup | | 1 | 0 | 1 | Rising, Setup | Falling, Sample | | 2 | 1 | 0 | Falling, Sample | Rising, Setup | | 3 | 1 | 1 | Failing, Setup | Rising, Sample | Phase 0 SPI Phase 0 Timing Diagram Phase 1 SPI Phase 1 Timing Diagram # 7.3.3 SPI Register List | Module Name | Base Address | | |-------------|--------------|--| | SPI0 | 0x01C68000 | | | SPI1 | 0x01C69000 | | | Register Name | Offset | Description | |---------------|--------|---------------------------------| | SPI_VER | 0x00 | SPI Version Number Register | | SPI_GCR | 0x04 | SPI Global Control Register | | SPI_TCR | 0x08 | SPI Transfer Control register | | / | 0х0с | reserved | | SPI_IER | 0x10 | SPI Interrupt Control register | | SPI_ISR | 0x14 | SPI Interrupt Status register | | SPI_FCR | 0x18 | SPI FIFO Control register | | SPI_FSR | 0x1C | SPI FIFO Status register | | SPI_WCR | 0x20 | SPI Wait Clock Counter register | | SPI_CCR | 0x24 | SPI Clock Rate Control register | | / | 0x28 | reserved | | / | 0x2c | reserved | | SPI_MBC | 0x30 | SPI Burst Counter register | | SPI_MTC | 0x34 | SPI Transmit Counter Register | | SPI_BCC | 0x38 | SPI Burst Control register | | SPI_TXD | 0x200 | SPI TX Data register | | SPI_RXD | 0x300 | SPI RX Data register | # 7.3.4 SPI Register Description #### **SPI VERSION NUMBER REGISTER** | | | | Register Name: SPI_VER | | |-----------|------------|---------|----------------------------|---| | Offset: 0 | 0x00 | | Default Value: 0x0000_0080 | | | Bit | Read/Write | Default | Description | | | 31:16 | R | 0 | VER_H | | | 15:0 | R | 0 | VER_L | X | #### **SPI GLOBAL CONTROL REGISTER** | | | | Register Name: SPI_CTL | |-----------|------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset: ( | )x04 | | Default Value: 0x0000_0080 | | Bit | Read/Write | Default | Description | | 31 | R/W | 0 | SRST Soft reset Write '1' to this bit will clear the SPI controller, and auto clear to '0' when reset operation completes Write '0' has no effect. | | 30:8 | / | 1 | | | 7 | R/W | 1 | TP_EN Transmit Pause Enable In master mode, it is used to control transmit state machine to stop smart burst sending when RX FIFO is full. 1 – stop transmit data when RXFIFO full 0 – normal operation, ignore RXFIFO status Note: Can't be written when XCH=1 | | 6:2 | | / | / | | 1 | R/W | 0 | MODE | | | | | SPI Function Mode Select | | |---|-----|---|-----------------------------------|--| | | | | 0: Slave Mode | | | | | | 1: Master Mode | | | | | | Note: Can't be written when XCH=1 | | | | | | EN | | | | | | SPI Module Enable Control | | | | | | 0: Disable | | | 0 | R/W | 0 | 1: Enable | | ### **SPI TRANSFER CONTROL REGISTER** | | | | Register Name: SPI_INTCTL | |-----------|------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset: 0 | )x08 | | Default Value: 0x0000_2087 | | Bit | Read/Write | Default | Description | | 31 | R/W | 0x0 | Exchange Burst In master mode it is used to start SPI burst 0: Idle 1: Initiates exchange. Write "1" to this bit will start the SPI burst, and will auto clear after finishing the bursts transfer specified by BC. Write "1" to SRST will also clear this bit. Write '0' to this bit has no effect. Note: Can't be written when XCH=1. | | 30:14 | R | 0x0 | Reserved. | | 13 | R/W | 0x1 | SDM Master Sample Data Mode 1-Normal Sample Mode 0-Delay Sample Mode In Normal Sample Mode,SPI Master samples the data at the correct edge for each SPI mode. | | | | | In Delay Sample Mode,SPI master samples data at the edge that is half cycle delayed by the correct edge defined in respective SPI mode. | |----|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | FBS | | | | | First Transmit Bit Select | | 12 | R/W | 0x0 | 0: MSB first | | | | | 1: LSB first | | | | | Note: Can't be written when XCH=1. | | | | | SDC | | | | | Master Sample Data Control | | 11 | R/W | 0x0 | Set this bit to '1' to make the internal read sample point with a delay of half cycle of SPI_CLK. It is used in high speed read operation to reduce the error caused by the time delay of SPI_CLK propagating between master and slave. | | | | | 0 – normal operation, do not delay internal read sample point | | | | | 1 – delay internal read sample point | | | | | Note: Can't be written when XCH=1. | | | | | RPSM | | | | | Rapids mode select | | 10 | R/W | 0x0 | Select RapidS mode for high speed write. | | 10 | IV VV | UXU | 0: normal write mode | | | | / | 1: rapids write mode | | | | | Note: Can't be written when XCH=1. | | | | | DDB | | | | | Dummy Burst Type | | 9 | R/W | 0x0 | 0: The bit value of dummy SPI burst is zero | | | | | 1: The bit value of dummy SPI burst is one | | | | | Note: Can't be written when XCH=1. | | | | | DHB | | 8 | R/W | 0x0 | Discard Hash Burst | | | | | In master mode it controls whether discarding unused SPI | | | | | bursts | |-----|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | 0: Receiving all SPI bursts in BC period | | | | | 1: Discard unused SPI bursts, only fetching the SPI bursts during dummy burst period. The bursts number is specified by TC. | | | | | Note: Can't be written when XCH=1. | | | | | SS_LEVEL | | | | | When control SS signal manually (SPI_CTRL_REG.SS_CTRL==1), set this bit to '1' or '0' to control the level of SS signal. | | 7 | R/W | 0x1 | 0: set SS to low | | | | | 1: set SS to high | | | | | Note: Can't be written when XCH=1. | | | | | SS_OWNER | | | | | SS Output Owner Select | | 6 | R/W | 0x0 | Usually, controller sends SS signal automatically with data together. When this bit is set to 1, software must manually write SPI_CTL_REG.SS_LEVEL to 1 or 0 to control the level of SS signal. 0: SPI controller | | | | | 1: Software | | | | | | | | | | Note: Can't be written when XCH=1. | | | | | SS_SEL | | | | | SPI Chip Select | | | | | Select one of four external SPI Master/Slave Devices | | 5:4 | R/W | 0x0 | 00: SPI_SSO will be asserted | | | ., | ono - | 01: SPI_SS1 will be asserted | | | | | 10: SPI_SS2 will be asserted | | | | | 11: SPI_SS3 will be asserted | | | | | Note: Can't be written when XCH=1. | | 3 | R/W | 0x0 | SSCTL | | | | | In master mode, this bit selects the output wave form for the | | | | | SPI_SSx signal. Only valid when SS_OWNER = 0. | |---|-----|-----|------------------------------------------------| | | | | 0: SPI_SSx remains asserted between SPI bursts | | | | | 1: Negate SPI_SSx between SPI bursts | | | | | Note: Can't be written when XCH=1. | | | | | SPOL | | | | | SPI Chip Select Signal Polarity Control | | 2 | R/W | 0x1 | 0: Active high polarity (0 = Idle) | | | | | 1: Active low polarity (1 = Idle) | | | | | Note: Can't be written when XCH=1. | | | | | CPOL | | | | | SPI Clock Polarity Control | | 1 | R/W | 0x1 | 0: Active high polarity (0 = Idle) | | | | | 1: Active low polarity (1 = Idle) | | | | | Note: Can't be written when XCH=1. | | | | | СРНА | | | | | SPI Clock/Data Phase Control | | 0 | R/W | 0x1 | 0: Phase 0 (Leading edge for sample data) | | | | | 1: Phase 1 (Leading edge for setup data) | | | | | Note: Can't be written when XCH=1. | # SPI INTERRUPT CONTROL REGISTER | | | | Register Name: SPI_IER | |-----------|------------|---------|---------------------------------------------------------------------------------------------| | Offset: ( | 0x010 | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:14 | R | 0x0 | Reserved. | | 13 | R/W | 0x0 | SS_INT_EN SSI Interrupt Enable Chip Select Signal (SSx) from valid state to invalid state | | | | | 0: Disable | | | | | 1: Enable | |----|---------|-----|-------------------------------------| | | | | TC_INT_EN | | 42 | D //A/ | 00 | Transfer Completed Interrupt Enable | | 12 | R/W | 0x0 | 0: Disable | | | | | 1: Enable | | | | | TF_UDR_INT_EN | | 11 | R/W | 0x0 | TXFIFO under run Interrupt Enable | | 11 | K/ VV | UXU | 0: Disable | | | | | 1: Enable | | | | | TF_OVF_INT_EN | | 10 | R/W | 0x0 | TX FIFO Overflow Interrupt Enable | | 10 | K/ VV | UXU | 0: Disable | | | | | 1: Enable | | | | 0x0 | RF_UDR_INT_EN | | 9 | R/W | | RXFIFO under run Interrupt Enable | | 9 | I IV VV | | 0: Disable | | | | | 1: Enable | | | | | RF_OVF_INT_EN | | 8 | R/W | 0×0 | RX FIFO Overflow Interrupt Enable | | 8 | | 0x0 | 0: Disable | | | | | 1: Enable | | 7 | R | 0x0 | Reserved. | | | | | TF_FUL_INT_EN | | 6 | R/W | 0.0 | TX FIFO Full Interrupt Enable | | U | 11, 10 | 0x0 | 0: Disable | | | | | 1: Enable | | | | | TX_EMP_INT_EN | | 5 | R/W | 0x0 | TX FIFO Empty Interrupt Enable | | | | | 0: Disable | | | | | 1: Enable | |---|--------|-----|----------------------------------------| | | | | TX_ERQ_INT_EN | | 4 | R/W | 0x0 | TX FIFO Empty Request Interrupt Enable | | 4 | N/ VV | UXU | 0: Disable | | | | | 1: Enable | | 3 | R | 0x0 | Reserved | | | | | RF_FUL_INT_EN | | 2 | R/W | 0x0 | RX FIFO Full Interrupt Enable | | 2 | N/ VV | UXU | 0: Disable | | | | | 1: Enable | | | | 0x0 | RX_EMP_INT_EN | | 1 | R/W | | RX FIFO Empty Interrupt Enable | | _ | 11,700 | | 0: Disable | | | | | 1: Enable | | | | | RF_RDY_INT_EN | | 0 | R/W | 0x0 | RX FIFO Ready Request Interrupt Enable | | | Ny VV | | 0: Disable | | | | | 1: Enable | | 1 | 1 | 1 | | ## SPI INTERRUPT STATUS REGISTER | | | | Register Name: SPI_INT_STA | |-----------|------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------| | Offset: 0 | )x14 | | Default Value: 0x0000_0022 | | Bit | Read/Write | Default | Description | | 31:14 | 1 | 0 | 7 | | 13 | R/W | 0 | SSI SS Invalid Interrupt When SSI is 1, it indicates that SS has changed from valid state to invalid state. Writing 1 to this bit clears it. | | 12 | R/W | 0 | TC | | | | | Transfer Completed | |----|-----|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | In master mode, it indicates that all bursts specified by BC has been exchanged. In other condition, When set, this bit indicates that all the data in TXFIFO has been loaded in the Shift register, and the Shift register has shifted out all the bits. Writing 1 to this bit clears it. | | | | | 0: Busy | | | | | 1: Transfer Completed | | | | | TF_UDF | | | | | TXFIFO under run | | | | | This bit is set when if the TXFIFO is underrun. Writing 1 to this bit clears it. | | | | | 0: TXFIFO is not underrun | | 11 | R/W | 0 | 1: TXFIFO is underrun | | | | | TF_OVF | | | | | TXFIFO Overflow | | | | | This bit is set when if the TXFIFO is overflow. Writing 1 to this bit clears it. | | | | | 0: TXFIFO is not overflow | | 10 | R/W | 0 | 1: TXFIFO is overflowed | | | | | RX_UDF | | | | | RXFIFO Underrun | | 9 | R/W | 0 | When set, this bit indicates that RXFIFO has underrun. Writing 1 to this bit clears it. | | | | | RX_OVF | | | | | RXFIFO Overflow | | | | | When set, this bit indicates that RXFIFO has overflowed. Writing 1 to this bit clears it. | | | | | 0: RXFIFO is available. | | 8 | R/W | 0 | 1: RXFIFO has overflowed. | | 7 | 1 | / | / | | 6 | R/W | 0 | TX_FULL | | | | | TXFIFO Full | |---|-----|---|---------------------------------------------------------------------------------------------------------------------------------| | | | | This bit is set when if the TXFIFO is full. Writing 1 to this bit clears it. | | | | | 0: TXFIFO is not Full | | | | | 1: TXFIFO is Full | | | | | TX_EMP | | | | | TXFIFO Empty | | | | | This bit is set if the TXFIFO is empty. Writing 1 to this bit clears it. | | | | | 0: TXFIFO contains one or more words. | | 5 | R/W | 1 | 1: TXFIFO is empty | | | | | TX_READY | | | | | TXFIFO Ready | | | | | 0: TX_WL > TX_TRIG_LEVEL | | | | | 1: TX_WL <= TX_TRIG_LEVEL | | 4 | R/W | 0 | This bit is set any time if TX_WL <= TX_TRIG_LEVEL. Writing "1" to this bit clears it. Where TX_WL is the water level of RXFIFO | | 3 | / | / | reserved | | | | | RX_FULL | | | | | RXFIFO Full | | | | | This bit is set when the RXFIFO is full. Writing 1 to this bit | | | | | clears it. | | | | | 0: Not Full | | 2 | R/W | 0 | 1: Full | | | | | RX_EMP | | | | | RXFIFO Empty | | | | | This bit is set when the RXFIFO is empty. Writing 1 to this bit clears it. | | | | | 0: Not empty | | 1 | R/W | 1 | 1: empty | | 0 | R/W | 0 | RX_RDY | | | RXFIFO Ready | |--|----------------------------------------------------------------------------------------------------------------------------------| | | 0: RX_WL < RX_TRIG_LEVEL | | | 1: RX_WL >= RX_TRIG_LEVEL | | | This bit is set any time if RX_WL >= RX_TRIG_LEVEL. Writing "1" to this bit clears it. Where RX_WL is the water level of RXFIFO. | #### **SPI FIFO CONTROL REGISTER** | Register Name: SPI_DMACTL Default Value: 0x0040_0001 Bit Read/Write Default Description TX_FIFO_RST TX FIFO Reset Write '1' to this bit will reset the control portion of the TX FIFO and auto clear to '0' when completing reset operation, write to '0' has no effect. TF_TEST_ENB TX Test Mode Enable 0: disable 1: enable Note: In normal mode, TX FIFO can only be read by SPI controller, write '1' to this bit will switch TX FIFO read and write function to AHB bus. This bit is used to test the TX FIFO, don't set in normal operation and don't set RF_TEST and TF_TEST at the same time. 30 R/W 0 29:25 / / / TF_ DRQ_EN TX FIFO DMA Request Enable 0: Disable 1: Enable 23:16 R/W 0x40 TX_TRIG_LEVEL | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------|---------|------------------------------------------------------------------| | Bit Read/Write Default Description TX_FIFO_RST TX FIFO Reset Write '1' to this bit will reset the control portion of the TX FIFO and auto clear to '0' when completing reset operation, write to '0' has no effect. TF_TEST_ENB TX Test Mode Enable 0: disable 1: enable Note: In normal mode, TX FIFO can only be read by SPI controller, write '1' to this bit will switch TX FIFO read and write function to AHB bus. This bit is used to test the TX FIFO, don't set in normal operation and don't set RF_TEST and TF_TEST at the same time. 30 R/W 0 29:25 / / / / TF_DRQ_EN TX FIFO DMA Request Enable 0: Disable 1: Enable | | | | Register Name: SPI_DMACTL | | TX_FIFO_RST TX FIFO Reset Write '1' to this bit will reset the control portion of the TX FIFO and auto clear to '0' when completing reset operation, write to '0' has no effect. TF_TEST_ENB TX Test Mode Enable 0: disable 1: enable Note: In normal mode, TX FIFO can only be read by SPI controller, write '1' to this bit will switch TX FIFO read and write function to AHB bus. This bit is used to test the TX FIFO, don't set in normal operation and don't set RF_TEST and TF_TEST at the same time. 30 R/W 0 TF_DRQ_EN TX FIFO DMA Request Enable 0: Disable 1: Enable | Offset: 0 | )x18 | | Default Value: 0x0040_0001 | | TX FIFO Reset Write '1' to this bit will reset the control portion of the TX FIFO and auto clear to '0' when completing reset operation, write to '0' has no effect. TF_TEST_ENB TX Test Mode Enable 0: disable 1: enable Note: In normal mode, TX FIFO can only be read by SPI controller, write '1' to this bit will switch TX FIFO read and write function to AHB bus. This bit is used to test the TX FIFO, don't set in normal operation and don't set RF_TEST and TF_TEST at the same time. 30 R/W 0 TF_DRQ_EN TX FIFO DMA Request Enable 0: Disable 1: Enable | Bit | Read/Write | Default | Description | | Write '1' to this bit will reset the control portion of the TX FIFO and auto clear to '0' when completing reset operation, write to '0' has no effect. TF_TEST_ENB TX Test Mode Enable 0: disable 1: enable Note: In normal mode, TX FIFO can only be read by SPI controller, write '1' to this bit will switch TX FIFO read and write function to AHB bus. This bit is used to test the TX FIFO, don't set in normal operation and don't set RF_TEST and TF_TEST at the same time. 30 R/W 0 TF_DRQ_EN TX FIFO DMA Request Enable 0: Disable 1: Enable | | | | TX_FIFO_RST | | and auto clear to '0' when completing reset operation, write to '0' has no effect. TF_TEST_ENB TX Test Mode Enable 0: disable 1: enable Note: In normal mode, TX FIFO can only be read by SPI controller, write '1' to this bit will switch TX FIFO read and write function to AHB bus. This bit is used to test the TX FIFO, don't set in normal operation and don't set RF_TEST and TF_TEST at the same time. 30 R/W 0 29:25 / / / TF_ DRQ_EN TX FIFO DMA Request Enable 0: Disable 1: Enable | | | | TX FIFO Reset | | 31 R/W 0 to '0' has no effect. TF_TEST_ENB TX Test Mode Enable 0: disable 1: enable Note: In normal mode, TX FIFO can only be read by SPI controller, write '1' to this bit will switch TX FIFO read and write function to AHB bus. This bit is used to test the TX FIFO, don't set in normal operation and don't set RF_TEST and TF_TEST at the same time. 30 R/W 0 29:25 / / / TF_ DRQ_EN TX FIFO DMA Request Enable 0: Disable 1: Enable | | | | | | TF_TEST_ENB TX Test Mode Enable 0: disable 1: enable Note: In normal mode, TX FIFO can only be read by SPI controller, write '1' to this bit will switch TX FIFO read and write function to AHB bus. This bit is used to test the TX FIFO, don't set in normal operation and don't set RF_TEST and TF_TEST at the same time. 30 R/W 0 29:25 / / / TF_ DRQ_EN TX FIFO DMA Request Enable 0: Disable 1: Enable | | | | and auto clear to '0' when completing reset operation, write | | TX Test Mode Enable 0: disable 1: enable Note: In normal mode, TX FIFO can only be read by SPI controller, write '1' to this bit will switch TX FIFO read and write function to AHB bus. This bit is used to test the TX FIFO, don't set in normal operation and don't set RF_TEST and TF_TEST at the same time. 30 R/W 0 29:25 / / / TF_ DRQ_EN TX FIFO DMA Request Enable 0: Disable 1: Enable | 31 | R/W | 0 | to '0' has no effect. | | 0: disable 1: enable Note: In normal mode, TX FIFO can only be read by SPI controller, write '1' to this bit will switch TX FIFO read and write function to AHB bus. This bit is used to test the TX FIFO, don't set in normal operation and don't set RF_TEST and TF_TEST at the same time. 30 R/W 0 29:25 / / / TF_ DRQ_EN TX FIFO DMA Request Enable 0: Disable 1: Enable | | | | TF_TEST_ENB | | 1: enable Note: In normal mode, TX FIFO can only be read by SPI controller, write '1' to this bit will switch TX FIFO read and write function to AHB bus. This bit is used to test the TX FIFO, don't set in normal operation and don't set RF_TEST and TF_TEST at the same time. 30 R/W 0 29:25 / / / TF_ DRQ_EN TX FIFO DMA Request Enable 0: Disable 1: Enable | | | | TX Test Mode Enable | | Note: In normal mode, TX FIFO can only be read by SPI controller, write '1' to this bit will switch TX FIFO read and write function to AHB bus. This bit is used to test the TX FIFO, don't set in normal operation and don't set RF_TEST and TF_TEST at the same time. 30 R/W 0 29:25 / / / TF_ DRQ_EN TX FIFO DMA Request Enable 0: Disable 1: Enable | | | | 0: disable | | controller, write '1' to this bit will switch TX FIFO read and write function to AHB bus. This bit is used to test the TX FIFO, don't set in normal operation and don't set RF_TEST and TF_TEST at the same time. 30 R/W 0 29:25 / / / TF_ DRQ_EN TX FIFO DMA Request Enable 0: Disable 1: Enable | | | | 1: enable | | write function to AHB bus. This bit is used to test the TX FIFO, don't set in normal operation and don't set RF_TEST and TF_TEST at the same time. 30 R/W 0 29:25 / / / TF_ DRQ_EN TX FIFO DMA Request Enable 0: Disable 1: Enable | | | | Note: In normal mode, TX FIFO can only be read by SPI | | don't set in normal operation and don't set RF_TEST and TF_TEST at the same time. 30 R/W 0 29:25 / / / TF_ DRQ_EN TX FIFO DMA Request Enable 0: Disable 1: Enable | | | | controller, write '1' to this bit will switch TX FIFO read and | | TF_TEST at the same time. 30 R/W 0 29:25 / / / TF_ DRQ_EN TX FIFO DMA Request Enable 0: Disable 1: Enable | | | | write function to AHB bus. This bit is used to test the TX FIFO, | | 30 R/W 0 29:25 / / / TF_ DRQ_EN TX FIFO DMA Request Enable 0: Disable 1: Enable | | | | | | 29:25 / / / TF_ DRQ_EN TX FIFO DMA Request Enable 0: Disable 1: Enable | | | | TF_TEST at the same time. | | TF_ DRQ_EN TX FIFO DMA Request Enable 0: Disable 1: Enable | 30 | R/W | 0 | | | TX FIFO DMA Request Enable 0x0 0: Disable 1: Enable | 29:25 | 1 | 1 | 1 | | 24 R/W 0x0 0: Disable 1: Enable | | | | TF_ DRQ_EN | | 0: Disable<br>1: Enable | | | | TX FIFO DMA Request Enable | | | 24 | R/W | 0x0 | 0: Disable | | 23:16 R/W 0x40 TX_TRIG_LEVEL | | | | 1: Enable | | | 23:16 | R/W | 0x40 | TX_TRIG_LEVEL | | | | | TX FIFO Empty Request Trigger Level | |-------|-------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | RF_RST | | | | | RXFIFO Reset | | 15 | W/R | 0x0 | Write '1' to this bit will reset the control portion of the receiver FIFO, and auto clear to '0' when completing reset operation, write '0' to this bit has no effect. | | | | | RF_TEST | | | | | RX Test Mode Enable | | | | | 0: Disable | | 14 | W/R | 0x0 | 1: Enable | | | vvyit | OXO | Note: In normal mode, RX FIFO can only be written by SPI controller, write '1' to this bit will switch RX FIFO read and write function to AHB bus. This bit is used to test the RX FIFO, don't set in normal operation and don't set RF_TEST and TF_TEST at the same time. | | 13:10 | R | 0x0 | Reserved | | 9 | W/R | 0x0 | RX_DMA_MODE SPI RX DMA Mode Control 0: Normal DMA mode 1: Dedicate DMA mode | | 8 | R/W | 0x0 | RF_DRQ_EN RX FIFO DMA Request Enable 0: Disable 1: Enable | | 7:0 | R/W | R/W 0x1 | RX_TRIG_LEVEL | | 7:0 | | | RX FIFO Ready Request Trigger Level | # **SPI FIFO STATUS REGISTER** | | | | Register Name: SPI_FSR | |-----------|------------|---------|----------------------------| | Offset: 0 | 0x1c | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 21 | D | 0.0 | TB_WR | |-------|---|-----|-----------------------------------------------------------------| | 31 | R | 0x0 | TX FIFO Write Buffer Write Enable | | | | | TB_CNT | | 30:28 | R | 0x0 | TX FIFO Write Buffer Counter | | 30.20 | | one | These bits indicate the number of words in TX FIFO Write Buffer | | 27:24 | R | 0x0 | Reserved | | | | | TF_CNT | | | | | TX FIFO Counter | | | | | These bits indicate the number of words in TX FIFO | | 23:16 | R | 0x0 | 0: 0 byte in TX FIFO | | | | | 1: 1 byte in TX FIFO | | | | | | | | | | 127: 127 bytes in TX FIFO | | 15 | R | 0x0 | RB_WR | | 15 | N | UXU | RX FIFO Read Buffer Write Enable | | | | | RB_CNT | | 14:12 | R | 0x0 | RX FIFO Read Buffer Counter | | | | | These bits indicate the number of words in RX FIFO Read | | | | | Buffer | | 11:8 | R | 0x0 | Reserved | | | | | RF_CNT | | | | | RX FIFO Counter | | | | | These bits indicate the number of words in RX FIFO | | 7:0 | R | 0x0 | 0: 0 byte in RX FIFO | | | | | 1: 1 byte in RX FIFO | | | | | | | | | | 127: 127 bytes in RX FIFO | ### **SPI WAIT CLOCK REGISTER** | | | | Register Name: SPI_WAIT | |--------------|------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset: 0x20 | | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:20 | / | / | 1 | | 19:16 | R/W | 0x0 | Dual mode direction switch wait clock counter (for master mode only). O: No wait states inserted n: n SPI_SCLK wait states inserted Note: These bits control the number of wait states to be inserted before start dual data transfer in dual SPI mode. The SPI module counts SPI_SCLK by SWC for delaying next word data transfer. Note: Can't be written when XCH=1. | | 15:0 | R/W | 0 | WCC Wait Clock Counter (In Master mode) These bits control the number of wait states to be inserted in data transfers. The SPI module counts SPI_SCLK by WCC for delaying next word data transfer. 0: No wait states inserted N: N SPI_SCLK wait states inserted | ## SPI CLOCK CONTROL REGISTER | | | | Register Name: SPI_CCTL | |--------------|------------|---------|---------------------------------------| | Offset: 0x24 | | | Default Value: 0x0000_0002 | | Bit | Read/Write | Default | Description | | 31:13 | | 1 | / | | | | | DRS | | | | | Divide Rate Select (Master Mode Only) | | 12 | R/W | 0 | 0: Select Clock Divide Rate 1 | | | | | 1: Select Clock Divide Rate 2 | |------|-----|-----|---------------------------------------------------------------------------------------------------| | | | | CDR1 | | | | | Clock Divide Rate 1 (Master Mode Only) | | | | | This field selects the baud rate of the SPI_SCLK based on a | | | | | division of the AHB_CLK. These bits allow SPI to synchronize | | | | | with different external SPI devices. The max frequency is one | | | | | quarter of AHB_CLK. The divide ratio is determined according | | | | | to the following table using the equation: 2^n. The SPI_SCLK is | | | | | determined according to the following equation: SPI_CLK = | | 11:8 | R/W | 0 | AHB_CLK / 2^n. | | | | | CDR2 | | | | | Clock Divide Rate 2 (Master Mode Only) | | 7:0 | R/W | 0x2 | The SPI_SCLK is determined according to the following equation: SPI_CLK = AHB_CLK / $(2*(n+1))$ . | ## **SPI MASTER BURST COUNTER REGISTER** | | | | Register Name: SPI_BC | | |-----------|--------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------|--| | Offset: ( | Offset: 0x30 | | Default Value: 0x0000_0000 | | | Bit | Read/Write | Default | Description | | | 31:24 | / | / | 1 | | | 23:0 | R/W | 0 | MBC Master Burst Counter In master mode, this field specifies the total burst number when SMC is 1. 0: 0 burst 1: 1 burst N: N bursts | | | 23.0 | 1,4,44 | J | 14.14.001303 | | #### **SPI MASTER TRANSMIT COUNTER REGISTER** | | Register Name: SPI_TC | |--------------|----------------------------| | Offset: 0x34 | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | |-------|------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | / | / | / | | 23:0 | R/W | 0 | MWTC Master Write Transmit Counter In master mode, this field specifies the burst number that should be sent to TXFIFO before automatically sending dummy burst when SMC is 1. For saving bus bandwidth, the dummy burst (all zero bits or all one bits) is sent by SPI Controller automatically. 0: 0 burst 1: 1 burst N: N bursts | # SPI MASTER BURST CONTROL COUNTER REGISTER | | | | Register Name: SPI_BCC | |--------------|------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset: 0x38 | | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:29 | R | 0x0 | Reserved | | 28 | R/W | 0x0 | DRM Master Dual Mode RX Enable 0: RX use single-bit mode 1: RX use dual mode Note: Can't be written when XCH=1. | | 27:24 | R/W | 0x0 | DBC Master Dummy Burst Counter In master mode, this field specifies the burst number that should be sent before receive in dual SPI mode. The data is don't care by the device. 0: 0 burst 1: 1 burst | | | | | N: N bursts Note: Can't be written when XCH=1. | |------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23:0 | R/W | 0x0 | STC Master Single Mode Transmit Counter In master mode, this field specifies the burst number that should be sent in single mode before automatically sending dummy burst. This is the first transmit counter in all bursts. 0: 0 burst 1: 1 burst N: N bursts Note: Can't be written when XCH=1. | ## **SPI TX DATA REGISTER** | | | | Register Name: SPI_TXD | |---------------|--------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset: 0x200 | | | Default Value: 0x0000_0000 | | Bit | Read/Write Default | | Description | | 31:0 | W/R | 0x0 | Transmit Data This register can be accessed in byte, half-word or word unit by AHB. In byte accessing method, if there are rooms in RXFIFO, one burst data is written to RXFIFO and the depth is increased by 1. In half-word accessing method, two SPI burst data are written and the TXFIFO depth is increase by 2. In word accessing method, four SPI burst data are written and the TXFIFO depth is increased by 4. Note: This address is writing-only if TF_TEST is '0', and if TF_TEST is set to '1', this address is readable and writable to test the TX FIFO through the AHB bus. | ## **SPI RX DATA REGISTER** | | | | Register Name: SPI_RXD | |---------------|-----------------------|---|---------------------------------------------------------------------| | Offset: 0x300 | | | Default Value: 0x0000_0000 | | Bit | it Read/Write Default | | Description | | | | | RDATA | | | | | Receive Data | | | | | This register can be accessed in byte, half-word or word unit by | | | | | AHB. In byte accessing method, if there are data in RXFIFO, the | | | | | top word is returned and the RXFIFO depth is decreased by 1. | | 31:0 | R | 0 | In half-word accessing method, two SPI bursts are returned | | | | | and the RXFIFO depth is decrease by 2. In word accessing | | | | | method, the four SPI bursts are returned and the RXFIFO depth | | | | | is decreased by 4. | | | | | Note: This address is read-only if RF_TEST is '0', and if RF_TEST | | | | | is set to '1', this address is readable and writable to test the RX | | | | | FIFO through the AHB bus. | | | | | | ## 7.3.5 SPI Special Requirement #### **SPI PIN LIST** The direction of SPI pin is different in two work modes: Master Mode and Slave Mode. | Don't Nove | VA (" -la | Discretional | D:10 | Description | |-------------|-----------|--------------|-------------|-------------------------------------------| | Port Name | Widt | Direction( | Direction(S | Description | | | h | M) | ) | | | SPI_SCLK | 1 | OUT | IN | SPI Clock | | SPI_MOSI | 1 | OUT | IN | SPI Master Output Slave Input Data Signal | | SPI_MISO | 1 | IN | OUT | SPI Master Input Slave Output Data Signal | | SPI_SS[3:0] | 4 | OUT | IN | SPI Chip Select Signal | Note: SPIO module has four chip select signals and SPI1 module has only one chip select signal for pin saving. #### SPI MODULE CLOCK SOURCE AND FREQUENCY The SPI module uses two clock sources: AHB\_CLK and SPI\_CLK. The SPI\_SCLK can in the range from 3Khz to 100 MHZ and AHB\_CLK >= 2xSPI\_SCLK. | Clock Name | Description | Requirement | |------------|--------------------------------------------------|-----------------------| | AHB_CLK | AHB bus clock, as the clock source of SPI module | AHB_CLK >= 2xSPI_SCLK | | SPI_CLK | SPI serial input clock | | ## **7.4 UART** #### 7.4.1 Overview The UART is used for serial communication with a peripheral, modem (data carrier equipment, DCE) or data set. Data is written from a master (CPU) over the APB bus to the UART and it is converted to serial form and transmitted to the destination device. Serial data is also received by the UART and stored for the master (CPU) to read back. The UART contains registers to control the character length, baud rate, parity generation/checking, and interrupt generation. Although there is only one interrupt output signal from the UART, there are several prioritized interrupt types that can be responsible for its assertion. Each of the interrupt types can be separately enabled/disabled with the control registers. The UART has 16450 and 16550 modes of operation, which are compatible with a range of standard software drivers. In 16550 mode, transmit and receive operations are both buffered by FIFOs. In 16450 mode, these FIFOs are disabled. The UART supports word lengths from five to eight bits, an optional parity bit and 1, 1 ½ or 2 stop bits, and is fully programmable by an AMBA APB CPU interface. A 16-bit programmable baud rate generator and an 8-bit scratch register are included, together with separate transmit and receive FIFOs. Eight modem control lines and a diagnostic loop-back mode are provided. Interrupts can be generated for a range of TX Buffer/FIFO, RX Buffer/FIFO, Modem Status and Line Status conditions. For integration in systems where Infrared SIR serial data format is required, the UART can be configured to have a software-programmable IrDA SIR Mode. If this mode is not selected, only the UART (RS232 standard) serial data format is available. The UART includes the following features: - Compatible with industry-standard 16550 UARTs - 64-Bytes Transmit and receive data FIFOs - DMA controller interface - Software/ Hardware Flow Control - Programmable Transmit Holding Register Empty interrupt - Support IrDa 1.0 SIR - Interrupt support for FIFOs, Status Change ## 7.4.2 UART Timing Diagram SIR\_IN SIN/SOUT S Stop SIR\_OUT Data Bits Stop Stop 3/16 Bit Time Serial IrDA Data Format ## 7.4.3 UART Register List There are 6 UART controllers. All UART controllers can be configured as Serial IrDA. | Module Name | Base Address | Notes | |-------------|--------------|------------------| | UARTO | | | | UART1 | | | | UART2 | | | | UART3 | | | | UART4 | | | | R-UART | | Accessed by CPUS | | Register Name | Offset | Description | |---------------|--------|----------------------------------| | UART_RBR | 0x00 | UART Receive Buffer Register | | UART_THR | 0x00 | UART Transmit Holding Register | | UART_DLL | 0x00 | UART Divisor Latch Low Register | | UART_DLH | 0x04 | UART Divisor Latch High Register | | UART_IER | 0x04 | UART Interrupt Enable Register | | UART_IIR | 0x08 | UART Interrupt Identity Register | | UART_FCR | 0x08 | UART FIFO Control Register | | UART_LCR | 0x0C | UART Line Control Register | | UART_MCR | 0x10 | UART Modem Control Register | | UART_LSR | 0x14 | UART Line Status Register | | UART_MSR | 0x18 | UART Modem Status Register | | UART_SCH | 0x1C | UART Scratch Register | | UART_USR | 0x7C | UART Status Register | | UART_TFL | 0x80 | UART Transmit FIFO Level | | UART_RFL | 0x84 | UART_RFL | | UART_HALT | 0xA4 | UART Halt TX Register | |-----------|------|-----------------------| | / | 0xB0 | / | | / | 0xB4 | / | ## 7.4.4 UART Register Description #### **UART RECEIVER BUFFER REGISTER** | | | | Register Name: UART_RBR | |-----------|--------------|---------|------------------------------------------------------------------| | Offset: 0 | Offset: 0x00 | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:8 | / | / | 1 | | | | | RBR | | | | | Receiver Buffer Register | | | | | Data byte received on the serial input port (sin) in UART mode, | | | | | or the serial infrared input (sir_in) in infrared mode. The data | | | | | in this register is valid only if the Data Ready (DR) bit in the | | | | | Line Status Register (LCR) is set. | | | | | | | | | | If in FIFO mode and FIFOs are enabled (FCR[0] set to one), this | | | | | register accesses the head of the receive FIFO. If the receive | | | | | FIFO is full and this register is not read before the next data | | | | | character arrives, then the data already in the FIFO is | | | | | preserved, but any incoming data are lost and an overrun error | | 7:0 | R | 0 | occurs. | ## **UART TRANSMIT HOLDING REGISTER** | | | | Register Name: UART_THR | |-----------|------------|---------|----------------------------| | Offset: ( | 0x00 | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:8 | 1 | / | / | | | | | THR | |-----|---|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | Transmit Holding Register | | | | | Data to be transmitted on the serial output port (sout) in UART mode or the serial infrared output (sir_out_n) in infrared mode. Data should only be written to the THR when the THR Empty (THRE) bit (LSR[5]) is set. | | 7:0 | w | 0 | If in FIFO mode and FIFOs are enabled (FCR[0] = 1) and THRE is set, 16 number of characters of data may be written to the THR before the FIFO is full. Any attempt to write data when the FIFO is full results in the write data being lost. | ## **UART DIVISOR LATCH LOW REGISTER** | | | | Register Name: UART_DLL | |-----------|--------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset: ( | Offset: 0x00 | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:8 | / | / | 1 | | 7.0 | DAM | | DLL Divisor Latch Low Lower 8 bits of a 16-bit, read/write, Divisor Latch register that contains the baud rate divisor for the UART. This register may only be accessed when the DLAB bit (LCR[7]) is set and the UART is not busy (USR[0] is zero). The output baud rate is equal to the serial clock (sclk) frequency divided by sixteen times the value of the baud rate divisor, as follows: baud rate = (serial clock freq) / (16 * divisor). Note that with the Divisor Latch Registers (DLL and DLH) set to zero, the baud clock is disabled and no serial communications occur. Also, once the DLL is set, at least 8 clock cycles of the slowest UART clock should be allowed to pass before | | 7:0 | R/W | 0 | transmitting or receiving data. | ## **UART DIVISOR LATCH HIGH REGISTER** | | | | Register Name: UART_DLH | | |--------------|------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Offset: 0x04 | | | Default Value: 0x0000_0000 | | | Bit | Read/Write | Default | Description | | | 31:8 | / | / | 1 | | | | | | DLH | | | | | | Divisor Latch High | | | | | | Upper 8 bits of a 16-bit, read/write, Divisor Latch register that contains the baud rate divisor for the UART. This register may only be accessed when the DLAB bit (LCR[7]) is set and the UART is not busy (USR[0] is zero). | | | | | | The output baud rate is equal to the serial clock (sclk) frequency divided by sixteen times the value of the baud rate divisor, as follows: baud rate = (serial clock freq) / (16 * divisor). | | | | | | Note that with the Divisor Latch Registers (DLL and DLH) set to zero, the baud clock is disabled and no serial communications occur. Also, once the DLH is set, at least 8 clock cycles of the slowest UART clock should be allowed to pass before | | | 7:0 | R/W | 0 | transmitting or receiving data. | | #### **UART INTERRUPT ENABLE REGISTER** | | | | Register Name: UART_IER | | |-----------|--------------|---------|------------------------------------------------------------------------------------------------------------------------------|--| | Offset: 0 | Offset: 0x04 | | Default Value: 0x0000_0000 | | | Bit | Read/Write | Default | Description | | | 31:8 | 1 | 1 | 1 | | | | | | PTIME Programmable THRE Interrupt Mode Enable This is used to enable/disable the generation of THRE Interrupt. 0: Disable | | | 7 | R/W | | 1: Enable | | | 6:4 | / | / | | | | | | | EDSSI | | |---|-----|---|----------------------------------------------------------------------------------------------------------------------------------------------|--| | | | | Enable Modem Status Interrupt | | | | | | This is used to enable/disable the generation of Modem Status Interrupt. This is the fourth highest priority | | | | | | interrupt. | | | | | | 0: Disable | | | 3 | R/W | 0 | 1: Enable | | | | | | ELSI | | | | | | Enable Receiver Line Status Interrupt | | | | | | This is used to enable/disable the generation of Receiver Line Status Interrupt. This is the highest priority interrupt. | | | | | | 0: Disable | | | 2 | R/W | 0 | 1: Enable | | | | | | ETBEI | | | | | | Enable Transmit Holding Register Empty Interrupt | | | | | | This is used to enable/disable the generation of Transmitter Holding Register Empty Interrupt. This is the third highest priority interrupt. | | | | | | 0: Disable | | | 1 | R/W | 0 | 1: Enable | | | | | | ERBFI | | | | | | Enable Received Data Available Interrupt | | | | | | This is used to enable/disable the generation of Received Data | | | | | | Available Interrupt and the Character Timeout Interrupt (if in | | | | | | FIFO mode and FIFOs enabled). These are the second highest priority interrupts. | | | | | | 0: Disable | | | 0 | R/W | 0 | 1: Enable | | | | L | | | | ## **UART INTERRUPT IDENTITY REGISTER** | Offset: 0x08 | F | Register Name: UART_IIR | |--------------|---|-------------------------| | | | | | Bit Read/Write Default Description 31:8 / / FEFLAG FIFOs Enable Flag This is used to indicate whether the FIFOs are disabled. 00: Disable 7:6 R 0 11: Enable | e enabled or | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------| | FEFLAG FIFOs Enable Flag This is used to indicate whether the FIFOs are disabled. 00: Disable | e enabled or | | FIFOs Enable Flag This is used to indicate whether the FIFOs are disabled. 00: Disable | e enabled or | | This is used to indicate whether the FIFOs are disabled. 00: Disable | e enabled or | | disabled. 00: Disable | e enabled or | | | | | 7:6 R 0 11: Enable | | | | | | 5:4 / / | | | IID | , | | Interrupt ID | | | This indicates the highest priority pending interru be one of the following types: | upt which can | | 0000: modem status | | | 0001: no interrupt pending | | | 0010: THR empty | | | 0100: received data available | | | 0110: receiver line status | | | 0111: busy detect | | | 1100: character timeout | | | Bit 3 indicates an interrupt can only occur when to enabled and used to distinguish a Character Time of the second states as a character time of the second states and the second states are second states as a character time of the second states are second states as a character time of the second states are second states as a character time of the second states are second states as a character time of the second states are second states as a character time of the second states are second states as a character time of the second states are second states as a character time of the second states are second states as a character time of the second states are second states as a character time of the second states are second states as a character time of the second states are second states as a character time of the second states are second states as a character time of the second states are second states as a character time of the second states are second states as a character time of the second states are second states as a character time of the second states are second states as a character time of the second states are second states as a character time of the second states are second states as a character time of the second states are second states as a character time of the second states are second states as a character time of the second states are second states as a character time of the second states are second states as a character time of the second states are second states as a character time of the second states are second states as a character time of the second states are second states as a character time of the second states are second states as a character time of the second states are second states are second states as a character time of the second states are second states as a character time of the second states are second states as a character time of the second states are second states as a character time of the second states are second states as a character time of the second states are second sta | | | Interru | Priority | Interrupt | Interrupt Source | Interrupt Reset | |---------|----------|-------------------------|---------------------------------------------------|--------------------------------------------------------| | pt ID | Level | Туре | | | | 0001 | - | None | None | - | | 0110 | Highest | Receiver<br>line status | Overrun/parity/ framing errors or break interrupt | Reading the line status register | | 0100 | Second | Received<br>data | Receiver data available (non-FIFO mode or FIFOs | Reading the receiver buffer register (non-FIFO mode or | | | | available | disabled) or RCVR FIFO<br>trigger level reached (FIFO<br>mode and FIFOs enabled) | FIFOs disabled) or the FIFO drops below the trigger level (FIFO mode and FIFOs enabled) | |------|--------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1100 | Second | Character<br>timeout<br>indication | No characters in or out of<br>the RCVR FIFO during the<br>last 4 character times and<br>there is at least 1character<br>in it during This time | Reading the receiver buffer register | | 0010 | Third | Transmit<br>holding<br>register<br>empty | Transmitter holding register empty (Program THRE Mode disabled) or XMIT FIFO at or below threshold (Program THRE Mode enabled) | Reading the IIR register (if source of interrupt); or, writing into THR (FIFOs or THRE Mode not selected or disabled) or XMIT FIFO above threshold (FIFOs and THRE Mode selected and enabled). | | 0000 | Fourth | Modem<br>status | Clear to send or data set ready or ring indicator or data carrier detect. Note that if auto flow control mode is enabled, a change in CTS (that is, DCTS set) does not cause an interrupt. | Reading the Modem status Register | | 0111 | Fifth | Busy<br>detect<br>indication | UART_16550_COMPATIBLE = NO and master has tried to write to the Line Control Register while the UART is busy (USR[0] is set to one). | Reading the UART status register | ## **UART FIFO CONTROL REGISTER** | | | | Register Name: UART_FCR | |--------------|------------|---------|----------------------------| | Offset: 0x08 | | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:8 | / | / | / | | RCVR Trigger This is used to select the trigger level in the receiver FIFO at which the Received Data Available Interrupt is generated. In auto flow control mode it is used to determine when the rts_n signal is de-asserted. It also determines when the dma_rx_req_n signal is asserted in certain modes of operation. 00: 1 character in the FIFO 01: FIFO ½ full 10: FIFO ½ full 10: FIFO ½ full TFT TX Empty Trigger Writes have no effect when THRE_MODE_USER = Disabled. This is used to select the empty threshold level at which the THRE Interrupts are generated when the mode is active. It also determines when the dma_tx_req_n signal is asserted when in certain modes of operation. 00: FIFO empty 01: 2 characters in the FIFO 10: FIFO ½ full 5:4 W 0 11: FIFO ½ full DMAM DMA Mode 0: Mode 0 3 W 0 1: Mode 1 XFIFOR XMIT FIFO Reset This resets the control portion of the transmit FIFO and treats the FIFO as empty. This also de-asserts the DMA TX request. 2 W 0 It is 'self-clearing'. It is not necessary to clear this bit. | | | | RT | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | which the Received Data Available Interrupt is generated. In auto flow control mode it is used to determine when the rts_n signal is de-asserted. It also determines when the dma_rx_req_n signal is asserted in certain modes of operation. 00: 1 character in the FIFO 01: FIFO ¼ full 10: FIFO ½ full 7:6 W 0 11: FIFO-2 less than full TFT TX Empty Trigger Writes have no effect when THRE_MODE_USER = Disabled. This is used to select the empty threshold level at which the THRE Interrupts are generated when the mode is active. It also determines when the dma_tx_req_n signal is asserted when in certain modes of operation. 00: FIFO empty 01: 2 characters in the FIFO 10: FIFO ½ full DMAM DMA Mode 0: Mode 0 1: Mode 1 XFIFOR XMIT FIFO Reset This resets the control portion of the transmit FIFO and treats the FIFO as empty. This also de-asserts the DMA TX request. 12 W 0 lit is 'self-clearing'. It is not necessary to clear this bit. | | | | RCVR Trigger | | 01: FIFO ½ full 10: FIFO ½ full 11: FIFO-2 less than full TFT TX Empty Trigger Writes have no effect when THRE MODE_USER = Disabled. This is used to select the empty threshold level at which the THRE Interrupts are generated when the mode is active. It also determines when the dma_tx_req_n signal is asserted when in certain modes of operation. 00: FIFO empty 01: 2 characters in the FIFO 10: FIFO ½ full DMAM DMA Mode 0: Mode 0 1: Mode 1 XFIFOR XMIT FIFO Reset This resets the control portion of the transmit FIFO and treats the FIFO as empty. This also de-asserts the DMA TX request. 2 W 0 It is 'self-clearing'. It is not necessary to clear this bit. | | | | which the Received Data Available Interrupt is generated. In auto flow control mode it is used to determine when the rts_n signal is de-asserted. It also determines when the | | 10: FIFO ½ full 11: FIFO-2 less than full TFT TX Empty Trigger Writes have no effect when THRE_MODE_USER = Disabled. This is used to select the empty threshold level at which the THRE Interrupts are generated when the mode is active. It also determines when the dma_tx_req_n signal is asserted when in certain modes of operation. 00: FIFO empty 01: 2 characters in the FIFO 10: FIFO ½ full DMAM DMA Mode 0: Mode 0 3 W 0 1: Mode 1 XFIFOR XMIT FIFO Reset This resets the control portion of the transmit FIFO and treats the FIFO as empty. This also de-asserts the DMA TX request. 2 W 0 It is 'self-clearing'. It is not necessary to clear this bit. | | | | 00: 1 character in the FIFO | | 7:6 W 0 11: FIFO-2 less than full TFT TX Empty Trigger Writes have no effect when THRE_MODE_USER = Disabled. This is used to select the empty threshold level at which the THRE Interrupts are generated when the mode is active. It also determines when the dma_tx_req_n signal is asserted when in certain modes of operation. 00: FIFO empty 01: 2 characters in the FIFO 10: FIFO ½ full DMAM DMA Mode 0: Mode 0 3 W 0 1: Mode 1 XFIFOR XMIT FIFO Reset This resets the control portion of the transmit FIFO and treats the FIFO as empty. This also de-asserts the DMA TX request. 2 W 0 It is 'self-clearing'. It is not necessary to clear this bit. | | | | 01: FIFO ¼ full | | TFT TX Empty Trigger Writes have no effect when THRE_MODE_USER = Disabled. This is used to select the empty threshold level at which the THRE Interrupts are generated when the mode is active. It also determines when the dma_tx_req_n signal is asserted when in certain modes of operation. 00: FIFO empty 01: 2 characters in the FIFO 10: FIFO ½ full DMAMI DMA Mode 0: Mode 0 3 W 0 1: Mode 1 XFIFOR XMIT FIFO Reset This resets the control portion of the transmit FIFO and treats the FIFO as empty. This also de-asserts the DMA TX request. 2 W 0 It is 'self-clearing'. It is not necessary to clear this bit. | | | | 10: FIFO ½ full | | TX Empty Trigger Writes have no effect when THRE_MODE_USER = Disabled. This is used to select the empty threshold level at which the THRE Interrupts are generated when the mode is active. It also determines when the dma_tx_req_n signal is asserted when in certain modes of operation. 00: FIFO empty 01: 2 characters in the FIFO 10: FIFO ½ full 5:4 W 0 11: FIFO ½ full DMAM DMA Mode 0: Mode 0 1: Mode 1 XFIFOR XMIT FIFO Reset This resets the control portion of the transmit FIFO and treats the FIFO as empty. This also de-asserts the DMA TX request. 2 W 0 It is 'self-clearing'. It is not necessary to clear this bit. | 7:6 | w | 0 | 11: FIFO-2 less than full | | Writes have no effect when THRE MODE_USER = Disabled. This is used to select the empty threshold level at which the THRE Interrupts are generated when the mode is active. It also determines when the dma_tx_req_n signal is asserted when in certain modes of operation. 00: FIFO empty 01: 2 characters in the FIFO 10: FIFO ½ full DMAM DMA Mode 0: Mode 0 3 W 0 1: Mode 1 XFIFOR XMIT FIFO Reset This resets the control portion of the transmit FIFO and treats the FIFO as empty. This also de-asserts the DMA TX request. 2 W 0 It is 'self-clearing'. It is not necessary to clear this bit. | | | | TFT | | This is used to select the empty threshold level at which the THRE Interrupts are generated when the mode is active. It also determines when the dma_tx_req_n signal is asserted when in certain modes of operation. 00: FIFO empty 01: 2 characters in the FIFO 10: FIFO ½ full 5:4 W 0 11: FIFO ½ full DMAM DMA Mode 0: Mode 0 1: Mode 1 XFIFOR XMIT FIFO Reset This resets the control portion of the transmit FIFO and treats the FIFO as empty. This also de-asserts the DMA TX request. 2 W 0 It is 'self-clearing'. It is not necessary to clear this bit. | | | | TX Empty Trigger | | 01: 2 characters in the FIFO 10: FIFO ½ full 5:4 W 0 11: FIFO ½ full DMAM DMA Mode 0: Mode 0 1: Mode 1 XFIFOR XMIT FIFO Reset This resets the control portion of the transmit FIFO and treats the FIFO as empty. This also de-asserts the DMA TX request. W 0 It is 'self-clearing'. It is not necessary to clear this bit. | | | | This is used to select the empty threshold level at which the THRE Interrupts are generated when the mode is active. It also determines when the dma_tx_req_n signal is asserted when in | | 10: FIFO ½ full DMAM DMA Mode 0: Mode 0 1: Mode 1 XFIFOR XMIT FIFO Reset This resets the control portion of the transmit FIFO and treats the FIFO as empty. This also de-asserts the DMA TX request. W University of the transmit FIFO and treats the FIFO as empty. This also de-asserts the DMA TX request. It is 'self-clearing'. It is not necessary to clear this bit. | | | | 00: FIFO empty | | 5:4 W 0 11: FIFO ½ full DMAM DMA Mode 0: Mode 0 1: Mode 1 XFIFOR XMIT FIFO Reset This resets the control portion of the transmit FIFO and treats the FIFO as empty. This also de-asserts the DMA TX request. W 0 It is 'self-clearing'. It is not necessary to clear this bit. | | | | 01: 2 characters in the FIFO | | DMAM DMA Mode 0: Mode 0 1: Mode 1 XFIFOR XMIT FIFO Reset This resets the control portion of the transmit FIFO and treats the FIFO as empty. This also de-asserts the DMA TX request. 2 W 0 It is 'self-clearing'. It is not necessary to clear this bit. | | | | 10: FIFO ¼ full | | DMA Mode 0: Mode 0 1: Mode 1 XFIFOR XMIT FIFO Reset This resets the control portion of the transmit FIFO and treats the FIFO as empty. This also de-asserts the DMA TX request. Ultis 'self-clearing'. It is not necessary to clear this bit. | 5:4 | w | 0 | 11: FIFO ½ full | | 0: Mode 0 1: Mode 1 XFIFOR XMIT FIFO Reset This resets the control portion of the transmit FIFO and treats the FIFO as empty. This also de-asserts the DMA TX request. W 0 It is 'self-clearing'. It is not necessary to clear this bit. | | | | DMAM | | 3 W 0 1: Mode 1 XFIFOR XMIT FIFO Reset This resets the control portion of the transmit FIFO and treats the FIFO as empty. This also de-asserts the DMA TX request. 2 W 0 It is 'self-clearing'. It is not necessary to clear this bit. | | | | DMA Mode | | XFIFOR XMIT FIFO Reset This resets the control portion of the transmit FIFO and treats the FIFO as empty. This also de-asserts the DMA TX request. 2 W 0 It is 'self-clearing'. It is not necessary to clear this bit. | | | | 0: Mode 0 | | XMIT FIFO Reset This resets the control portion of the transmit FIFO and treats the FIFO as empty. This also de-asserts the DMA TX request. Ultis 'self-clearing'. It is not necessary to clear this bit. | 3 | W | 0 | 1: Mode 1 | | This resets the control portion of the transmit FIFO and treats the FIFO as empty. This also de-asserts the DMA TX request. Ultis 'self-clearing'. It is not necessary to clear this bit. | | | | XFIFOR | | the FIFO as empty. This also de-asserts the DMA TX request. Ultis 'self-clearing'. It is not necessary to clear this bit. | | | | XMIT FIFO Reset | | | | | | · | | 1 W 0 RFIFOR | 2 | W | 0 | It is 'self-clearing'. It is not necessary to clear this bit. | | | 1 | W | 0 | RFIFOR | | | | | RCVR FIFO Reset | |---|---|---|----------------------------------------------------------------------------------------------------------------------------| | | | | This resets the control portion of the receive FIFO and treats the FIFO as empty. This also de-asserts the DMA RX request. | | | | | It is 'self-clearing'. It is not necessary to clear this bit. | | | | | FIFOE | | | | | Enable FIFOs | | | | | This enables/disables the transmit (XMIT) and receive (RCVR) | | | | | FIFOs. Whenever the value of this bit is changed both the XMIT | | 0 | W | 0 | and RCVR controller portion of FIFOs is reset. | ## **UART LINE CONTROL REGISTER** | | | | Designation Name of HART LCD | |--------------|------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | Register Name: UART_LCR | | Offset: 0x0C | | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:8 | / | / | 1 | | | | | DLAB | | | | | Divisor Latch Access Bit | | | | | It is writeable only when UART is not busy (USR[0] is zero) and always readable. This bit is used to enable reading and writing of the Divisor Latch register (DLL and DLH) to set the baud rate of the UART. This bit must be cleared after initial baud rate setup in order to access other registers. | | | | | 0: Select RX Buffer Register (RBR) / TX Holding Register(THR) and Interrupt Enable Register (IER) | | 7 | R/W | 0 | 1: Select Divisor Latch LS Register (DLL) and Divisor Latch MS Register (DLM) | | | | | BC | | | | | Break Control Bit | | | | | This is used to cause a break condition to be transmitted to the | | | \ | | receiving device. If set to one the serial output is forced to the | | | | | spacing (logic 0) state. When not in Loopback Mode, as | | | | | determined by MCR[4], the sout line is forced low until the | | 6 | R/W | 0 | Break bit is cleared. If SIR_MODE = Enabled and active (MCR[6] set to one) the sir_out_n line is continuously pulsed. When in | | | | | Loopback Mode, the break condition is internally looped back to the receiver and the sir_out_n line is forced low. | |-----|-----|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | EPS | | | | | Even Parity Select | | | | | It is writeable only when UART is not busy (USR[0] is zero) and always writable readable. This is used to select between even and odd parity, when parity is enabled (PEN set to one). Setting the LCR[5] is uset to reverse the LCR[4]. | | | | | 00: Odd Parity | | | | | 01: Even Parity | | 5:4 | R/W | 0 | 1X: Reverse LCR[4] | | | | | PEN Parity Enable | | | | | It is writeable only when UART is not busy (USR[0] is zero) and always readable. This bit is used to enable and disable parity generation and detection in transmitted and received serial character respectively. | | | | | 0: parity disabled | | 3 | R/W | 0 | 1: parity enabled | | | | | STOP | | | | | Number of stop bits | | | | | It is writeable only when UART is not busy (USR[0] is zero) and always readable. This is used to select the number of stop bits per character that the peripheral transmits and receives. If set to zero, one stop bit is transmitted in the serial data. If set to one and the data bits are set to 5 (LCR[1:0] set to zero) one and a half stop bits is transmitted. Otherwise, two stop bits are transmitted. Note that regardless of the number of stop bits selected, the receiver checks only the first stop bit. | | | | | 0: 1 stop bit | | 2 | R/W | 0 | 1: 1.5 stop bits when DLS (LCR[1:0]) is zero, else 2 stop bit | | | | | DLS | | | | | Data Length Select | | 1:0 | R/W | 0 | It is writeable only when UART is not busy (USR[0] is zero) and | | always readable. This is used to select the number of data bits per character that the peripheral transmits and receives. The number of bit that may be selected areas follows: | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 00: 5 bits | | 01: 6 bits | | 10: 7 bits | | 11: 8 bits | #### **UART MODEM CONTROL REGISTER** | | | | Register Name: UART_MCR | |--------------|------------|---------|----------------------------------------------------------------------------------------------------------------------------| | Offset: 0x10 | | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:7 | / | / | 1 | | | | | SIRE | | | | | SIR Mode Enable | | | | | 0: IrDA SIR Mode disabled | | 6 | R/W | 0 | 1: IrDA SIR Mode enabled | | | | | AFCE | | | | | Auto Flow Control Enable | | | | | When FIFOs are enabled and the Auto Flow Control Enable | | | | | (AFCE) bit is set, Auto Flow Control features are enabled. | | | | | 0: Auto Flow Control Mode disabled | | 5 | R/W | 0 | 1: Auto Flow Control Mode enabled | | | | | LOOP | | | | | Loop Back Mode | | | | | 0: Normal Mode | | | | | 1: Loop Back Mode | | | | | This is used to put the UART into a diagnostic mode for test | | | | | purposes. If operating in UART mode (SIR_MODE != Enabled or not active, MCR[6] set to zero), data on the sout line is held | | 4 | R/W | 0 | high, while serial data output is looped back to the sin line, | | | | | internally. In this mode all the interrupts are fully functional. | | 3 / / /<br>2 / / /<br>RTS | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------| | | | | RTS | _ | | Request to Send This is used to directly control the Request to Send (output. The Request To Send (rts_n) output is used to ithe modem or data set that the UART is ready to exceed data. When Auto RTS Flow Control is not enabled (MCRI to zero), the rts_n signal is set low by programming NORTS) to a high.In Auto Flow Control, AFCE_MODE == Erand active (MCR[5] set to one) and FIFOs enable (FCR[0] one), the rts_n output is controlled in the same way, but is also gated with the receiver FIFO threshold to (rts_n is inactive high when above the threshold). The rts_n signated when MCR[1] is set low. 0: rts_n de-asserted (logic 1) 1: rts_n asserted (logic 0) Note that in Loopback mode (MCR[4] set to one), the output is held inactive high while the value of this local. | inform change [5] set MCR[1] nabled set to trigger gnal is | | 1 R/W 0 internally looped back to an input. | | | DTR Data Terminal Ready This is used to directly control the Data Terminal Ready ( output. The value written to this location is inverted driven out on dtr_n。 | | | 0 R/W 0 0: dtr_n de-asserted (logic 1) | | | 1: dtr_n asserted (logic 0) The Data Terminal Ready output is used to inform the modem or data set that the UART is ready to establish communications. | |----------------------------------------------------------------------------------------------------------------------------------------------------------------| | Note that in Loopback mode (MCR[4] set to one), the dtr_n output is held inactive high while the value of this location is internally looped back to an input. | ## **UART LINE STATUS REGISTER** | | | | Register Name: UART_LSR | |--------------|------------|---------|---------------------------------------------------------------------------------------------------------------------------------| | Offset: 0x14 | | | Default Value: 0x0000_0060 | | Bit | Read/Write | Default | Description | | 31:8 | / | / | 1 | | | | | FIFOERR | | | | | RX Data Error in FIFO | | | | | When FIFOs are disabled, this bit is always 0. When FIFOs are | | | | | enabled, this bit is set to 1 when there is at least one PE, FE, or | | 7 | R | 0 | BI in the RX FIFO. It is cleared by a read from the LSR register provided there are no subsequent errors in the FIFO. | | | | | TEMT | | | | | Transmitter Empty | | | | | If the FIFOs are disabled, this bit is set to "1" whenever the TX | | | | | Holding Register and the TX Shift Register are empty. If the | | | | | FIFOs are enabled, this bit is set whenever the TX FIFO and the TX Shift Register are empty. In both cases, this bit is cleared | | 6 | R | 1 | when a byte is written to the TX data channel. | | | | | THRE | | | | | TX Holding Register Empty | | | | | If the FIFOs are disabled, this bit is set to "1" whenever the TX | | | | | Holding Register is empty and ready to accept new data and it | | | | | is cleared when the CPU writes to the TX Holding Register. | | | | | If the FIFOs are enabled, this bit is set to "1" whenever the TX | | _ | D | 1 | FIFO is empty and it is cleared when at least one byte is | | 5 | R | 1 | written | | | | | to the TX FIFO. | |---|---|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | BI | | | | | Break Interrupt | | | | | This is used to indicate the detection of a break sequence on the serial input data. | | | | | If in UART mode (SIR_MODE == Disabled), it is set whenever the serial input, sin, is held in a logic '0' state for longer than the sum of start time + data bits + parity + stop bits. | | | | | If in infrared mode (SIR_MODE == Enabled), it is set whenever the serial input, sir_in, is continuously pulsed to logic '0' for longer than the sum of <i>start time</i> + <i>data bits</i> + <i>parity</i> + <i>stop bits</i> . A break condition on serial input causes one and only one character, consisting of all zeros, to be received by the UART. | | 4 | R | 0 | In the FIFO mode, the character associated with the break condition is carried through the FIFO and is revealed when the character is at the top of the FIFO. Reading the LSR clears the BI bit. In the non-FIFO mode, the BI indication occurs immediately and persists until the LSR is read. | | | | | FE | | | | | Framing Error | | | | | This is used to indicate the occurrence of a framing error in the receiver. A framing error occurs when the receiver does not detect a valid | | | | | STOP bit in the received data. | | | | | In the FIFO mode, since the framing error is associated with a character received, it is revealed when the character with the framing error is at the top of the FIFO. When a framing error occurs, the UART tries to resynchronize. It does this by assuming that the error was due to the start bit of the next character and then continues receiving the other bit i.e. data, and/or parity and stop. It should be noted that the Framing Error (FE) bit (LSR[3]) is set if a break interrupt has | | 1 | | | occurred, as indicated by Break Interrupt (BI) bit (LSR[4]). | | | | | 0: no framing error | | | | | 1:framing error | | 3 | R | 0 | Reading the LSR clears the FE bit. | | | | | PE | |---|---|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | Parity Error | | | | | This is used to indicate the occurrence of a parity error in the receiver if the Parity Enable (PEN) bit (LCR[3]) is set. In the FIFO mode, since the parity error is associated with a character received, it is revealed when the character with the parity error arrives at the top of the FIFO. It should be noted that the Parity Error (PE) bit (LSR[2]) is set if a break interrupt has occurred, as indicated by Break Interrupt (BI) bit (LSR[4]). | | | | | 0: no parity error | | | | | 1: parity error | | 2 | R | 0 | Reading the LSR clears the PE bit. | | | | | OE | | | | | Overrun Error | | | | | This occurs if a new data character was received before the previous data was read. In the non-FIFO mode, the OE bit is set when a new character arrives in the receiver before the previous character was read from the RBR. When this happens, the data in the RBR is overwritten. In the FIFO mode, an overrun error occurs when the FIFO is full and a new character arrives at the receiver. The data in the FIFO is retained and the data in the receive shift register is lost. | | | | | 0: no overrun error | | | | | 1: overrun error | | 1 | R | 0 | Reading the LSR clears the OE bit. | | | / | ~ | DR | | | | | Data Ready | | | | | This is used to indicate that the receiver contains at least one character in the RBR or the receiver FIFO. | | | | | 0: no data ready | | | | | 1: data ready | | 0 | R | 0 | This bit is cleared when the RBR is read in non-FIFO mode, or when the receiver FIFO is empty, in FIFO mode. | ## **UART MODEM STATUS REGISTER** | | | | Register Name: UART_MSR | |--------------|------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset: 0x18 | | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:8 | / | / | 1 | | | | | DCD | | | | | Line State of Data Carrier Detect | | | | | This is used to indicate the current state of the modem control line dcd_n. This bit is the complement of dcd_n. When the Data Carrier Detect input (dcd_n) is asserted it is an indication that the carrier has been detected by the modem or data set. | | | | | 0: dcd_n input is de-asserted (logic 1) | | 7 | R | 0 | 1: dcd_n input is asserted (logic 0) | | | | | RI Line State of Ring Indicator | | | | | This is used to indicate the current state of the modem control line ri_n. This bit is the complement of ri_n. When the Ring Indicator input (ri_n) is asserted it is an indication that a telephone ringing signal has been received by the modem or data set. | | | | | 0: ri_n input is de-asserted (logic 1) | | 6 | R | 0 | 1: ri_n input is asserted (logic 0) | | | | | DSR | | | | | Line State of Data Set Ready | | | | | This is used to indicate the current state of the modem control line dsr_n. This bit is the complement of dsr_n. When the Data Set Ready input (dsr_n) is asserted it is an indication that the modem or data set is ready to establish communications with UART. | | | | | 0: dsr_n input is de-asserted (logic 1) | | _ | | | 1: dsr_n input is asserted (logic 0) | | 5 | R | 0 | In Loopback Mode (MCR[4] set to one), DSR is the same as | | | | | MCR[0] (DTR). | |---|---|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | CTS | | | | | Line State of Clear To Send | | | | | This is used to indicate the current state of the modem control line cts_n. This bit is the complement of cts_n. When the Clear to Send input (cts_n) is asserted it is an indication that the modem or data set is ready to exchange data with UART. | | | | | 0: cts_n input is de-asserted (logic 1) | | | | | 1: cts_n input is asserted (logic 0) | | 4 | R | 0 | In Loopback Mode (MCR[4] = 1), CTS is the same as MCR[1] (RTS). | | | | | DDCD | | | | | Delta Data Carrier Detect | | | | | This is used to indicate that the modem control line dcd_n has changed since the last time the MSR was read. | | | | | 0: no change on dcd_n since last read of MSR | | | | | 1: change on dcd_n since last read of MSR | | | | | Reading the MSR clears the DDCD bit. | | 3 | R | 0 | Note: Ff the DDCD bit is not set and the dcd_n signal is asserted (low) and a reset occurs (software or otherwise), then the DDCD bit is set when the reset is removed if the dcd_n signal remains asserted. | | | | ./ | TERI | | | | | Trailing Edge Ring Indicator | | | | | This is used to indicate that a change on the input ri_n (from an active-low to an inactive-high state) has occurred since the last time | | | | | the MSR was read. | | | | | 0: no change on ri_n since last read of MSR | | | | | 1: change on ri_n since last read of MSR | | 2 | R | 0 | Reading the MSR clears the TERI bit. | | 1 | R | 0 | DDSR | | | | | Delta Data Set Ready | |---|---|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | This is used to indicate that the modem control line dsr_n has changed since the last time the MSR was read. | | | | | 0: no change on dsr_n since last read of MSR | | | | | 1: change on dsr_n since last read of MSR | | | | | Reading the MSR clears the DDSR bit. In Loopback Mode (MCR[4] = 1), DDSR reflects changes on MCR[0] (DTR). | | | | | Note: If the DDSR bit is not set and the dsr_n signal is asserted (low) and a reset occurs (software or otherwise), then the DDSR bit is set when the reset is removed if the dsr_n signal remains asserted. | | | | | DCTS | | | | | Delta Clear to Send | | | | | This is used to indicate that the modem control line cts_n has changed since the last time the MSR was read. | | | | | 0: no change on ctsdsr_n since last read of MSR | | | | | 1: change on ctsdsr_n since last read of MSR | | | | | Reading the MSR clears the DCTS bit. In Loopback Mode (MCR[4] = 1), DCTS reflects changes on MCR[1] (RTS). | | | | | Note: If the DCTS bit is not set and the cts_n signal is asserted (low) and a reset occurs (software or otherwise), then the DCTS bit is set when the reset isremoved if the cts_n signal | | 0 | R | 0 | remains asserted. | ## **UART SCRATCH REGISTER** | | | | Register Name: UART_SCH | |-----------|------------|---------|----------------------------------------------------------------| | Offset: ( | 0x1C | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:8 | 1 | 1 | / | | | | | SCRATCH_REG | | | | | Scratch Register | | | | | This register is for programmers to use as a temporary storage | | 7:0 | R/W | 0 | space. It has no defined purpose in the UART. | ## **UART STATUS REGISTER** | | | | Register Name: UART_USR | |--------------|------------|---------|------------------------------------------------------------------------------| | Offset: 0x7C | | | Default Value: 0x0000_0006 | | Bit | Read/Write | Default | Description | | 31:5 | / | / | 1 | | | | | RFF | | | | | Receive FIFO Full | | | | | This is used to indicate that the receive FIFO is completely full. | | | | | 0: Receive FIFO not full | | | | | 1: Receive FIFO Full | | 4 | R | 0 | This bit is cleared when the RX FIFO is no longer full. | | | | | RFNE | | | | | Receive FIFO Not Empty | | | | | This is used to indicate that the receive FIFO contains one or more entries. | | | | | 0: Receive FIFO is empty | | | | | 1: Receive FIFO is not empty | | 3 | R | 0 | This bit is cleared when the RX FIFO is empty. | | | | | TFE | | | | | Transmit FIFO Empty | | | | | This is used to indicate that the transmit FIFO is completely empty. | | | | | 0: Transmit FIFO is not empty | | | | | 1: Transmit FIFO is empty | | 2 | R | 1 | This bit is cleared when the TX FIFO is no longer empty. | | | | | TFNF | | | | | Transmit FIFO Not Full | | | | | This is used to indicate that the transmit FIFO in not full. | | 1 | R | 1 | 0: Transmit FIFO is full | | | | | 1: Transmit FIFO is not full | |---|---|---|-----------------------------------------------| | | | | This bit is cleared when the TX FIFO is full. | | | | | BUSY | | | | | UART Busy Bit | | | | | 0: Idle or inactive | | 0 | R | 0 | 1: Busy | #### **UART TRANSMIT FIFO LEVEL REGISTER** | | | | Register Name: UART_TFL | |--------------|------------|---------|--------------------------------------------------------------| | Offset: 0x80 | | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:7 | / | / | | | | | | TFL | | | | | Transmit FIFO Level | | | | | This is indicates the number of data entries in the transmit | | 6:0 | R | 0 | FIFO. | ## **UART RECEIVE FIFO LEVEL REGISTER** | | | | Register Name: UART_RFL | |--------------|------------|---------|-------------------------------------------------------------------| | Offset: 0x84 | | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:7 | / | / | | | | | | RFL | | | | | Receive FIFO Level | | 6:0 | R | 0 | This is indicates the number of data entries in the receive FIFO. | ## **UART HALT TX REGISTER** | | Register Name: UART_HALT | |--------------|----------------------------| | Offset: 0xA4 | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | |------|------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:6 | / | / | / | | | | | SIR_RX_INVERT | | | | | SIR Receiver Pulse Polarity Invert | | | | | 0: Not invert receiver signal | | 5 | R/W | 0 | 1: Invert receiver signal | | | | | SIR_TX_INVERT | | | | | SIR Transmit Pulse Polarity Invert | | | | | 0: Not invert transmit pulse | | 4 | R/W | 0 | 1: Invert transmit pulse | | 3 | / | / | 1 | | | | | CHANGE_UPDATE | | | | | After the user using HALT[1] to change the baudrate or LCR configuration, write 1 to update the configuration and waiting this bit self clear to 0 to finish update process. Write 0 to this bit has no effect. | | 2 | R/W | 0 | 1: Update trigger, Self clear to 0 when finish update. | | | | | CHCFG_AT_BUSY | | | | | This is an enable bit for the user to change LCR register configuration (except for the DLAB bit) and baudrate register (DLH and DLL) when the UART is busy (USB[0] is 1). | | 1 | R/W | 0 | 1: Enable change when busy | | | , | _ | HALT_TX Halt TX | | | | | This register is use to halt transmissions for testing, so that the transmit FIFO can be filled by the master when FIFOs are implemented and enabled. | | | | | 0 : Halt TX disabled | | | | | 1 : Halt TX enabled | | 0 | R/W | 0 | Note: If FIFOs are not enabled, the setting of the halt TX register has no effect on operation. | # 7.4.5 UART Special Requirement #### **UART PIN LIST** | Port Name | Width | Directio<br>n | Description | |-----------|-------|---------------|---------------------------------------------------------------------------------| | UARTO_TX | 1 | OUT | UART Serial Bit output | | UARTO_RX | 1 | IN | UART Serial Bit input | | UART1_TX | 1 | OUT | UART Serial Bit output | | UART1_RX | 1 | IN | UART Serial Bit input | | UART1_RTS | | OUT | UART Request To Send | | | | | This active low output signal informs Modem that the UART is | | | | | ready to send data | | UART1_CTS | | IN | UART Clear To End | | | | | This active low signal is an input showing when Modem is | | | | | ready to accept data | | UART2_TX | 1 | OUT | UART Serial Bit output | | UART2_RX | 1 | IN | UART Serial Bit input | | UART2_RTS | 1 | OUT | UART Request To Send | | | | | This active low output signal informs Modem that the UART is ready to send data | | UART2_CTS | 1 | IN | UART Clear To End | | | | | This active low signal is an input showing when Modem is | | | , | | ready to accept data | | UART3_TX | 1 | OUT | UART Serial Bit output | | UART3_RX | 1 | IN | UART Serial Bit input | | UART3_RTS | 1 | OUT | UART Request To Send | | | | | This active low output signal informs Modem that the UART is ready to send data | | UART3_CTS | 1 | IN | UART Clear To End | | - | | | | | | | | This active low signal is an input showing when Modem is ready to accept data | |-----------|---|-----|-------------------------------------------------------------------------------------------------------| | UART4_TX | 1 | OUT | UART Serial Bit output | | UART4_RX | 1 | IN | UART Serial Bit input | | UART4_RTS | 1 | OUT | UART Request To Send This active low output signal informs Modem that the UART is ready to send data | | UART4_CTS | 1 | IN | UART Clear To End This active low signal is an input showing when Modem is ready to accept data | | S_UART_TX | 1 | OUT | UART Serial Bit output | | S_UART_RX | 1 | IN | UART Serial Bit input | #### **IRDA INVERTED SIGNALS** When the UART is working in IrDA mode (MCR[6]='1'), if HALT[4] is set to '1', the signal is inverted before transferring to pin SOUT and if HALT[5] is set to '1', the signal is inverted after receiving from pin SIN ## 7.5 USB OTG #### 7.5.1 Overview The USB OTG is a Dual-Role Device (DRD) controller, which supports both device and host functions which can also be configured as a Host-only or Device-only controller, fully compliant with the USB 2.0 Specification. It can support high-speed (HS, 480-Mbps), full-speed (FS, 12-Mbps), and low-speed (LS, 1.5-Mbps) transfers in Host mode. It can support high-speed (HS, 480-Mbps), and full-speed (FS, 12-Mbps) in Device mode. Standard USB transceiver can be used through its UTMI+PHY Level3 interface. The UTMI+PHY interface is bidirectional with 8-bit data bus. The USB2.0 OTG controller (SIE) includes the following features: - Comply with USB 2.0 Specification - Supports High-Speed (HS, 480Mbps), Full-Speed (FS, 12Mbps), and Low-Speed (LS, 1.5Mbps) in Host mode and support High-Speed (HS, 480Mbps), Full-Speed (FS, 12Mbps) in Device mode - Supports the UTMI+ Level 3 interface. The 8-bit bidirectional data buses are used. - 64-Byte Endpoint 0 for Control Transfer (Endpoint0) - Supports up to 10 User-Configurable Endpoints for Bulk , Isochronous, Interrupt bi-directional transfers (Endpoint1, Endpoint2, Endpoint3, Endpoint4, Endpoint5) - Supports up to 8128Bytes (8KB-64B) FIFO for EPs (Excluding EP0) - Supports High-Bandwidth Isochronous & Interrupt transfers - Automated splitting/combining of packets for Bulk transfers - Supports point-to-point and point-to-multipoint transfer in both Host and Peripheral mode - Includes automatic ping capabilities - Soft connect/disconnect function - Performs all transaction scheduling in hardware - Power Optimization and Power Management capabilities # 7.5.2 USB\_OTG Timing Diagram Please refer USB2.0 Specification. # 7.5.3 USB/OTG Clock Source and Frequency There are two clocks for USB/OTG SIE module. One is from AHB bus and one is from UTMI Transceiver which is called USB/OTG PHY. | Name | Description | |----------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | USB_CLK | System clock (provided by AHB bus clock). This clock needs to be >30MHz where the core is configured for an 8-bit transceiver interface and up to 180Mhz | | USB_XCLK | Transceiver macrocell clock. 60MHz for an 8-bit interface | # 7.6 USB Host #### 7.6.1 Overview USB Host Controller is fully compliant with the USB 2.0 specification, Enhanced Host Controller Interface (EHCI) Specification, Revision 1.0, and the Open Host Controller Interface (OHCI) Specification Release 1.0a. The controller supports high-speed, 480Mbps transfers (40 times faster than USB 1.1 full-speed mode) using an EHCI Host Controller, as well as full and low speeds through one integrated OHCI Host Controllers. The USB host controller includes the following features: - Support industry-standard AMBA High-Performance Bus (AHB) and it is fully compliant with the AMBA Specification, Revision 2.0. Supports bus. - Support 32-bit Little Endian AMBA AHB Slave Bus for Register Access. - Support 32-bit Little Endian AMBA AHB Master Bus for Memory Access. - Comply with Enhanced Host Controller Interface (EHCI) Specification, Version 1.0, and the Open Host Controller Interface (OHCI) Specification, Version 1.0a. - Support High-Speed (HS, 480Mbps), Full-Speed (FS, 12Mbps), and Low-Speed (LS, 1.5Mbps) Device. - Support the UTMI+ Level 3 interface. The 8-bit bidirectional data buses are used. - Support only 1 USB Root Port shared between EHCl and OHCl. # 7.6.2 USB Host Timing Diagram Please refer to USB2.0 specification, Enhanced Host Controller Interface (EHCI) Specification, Version 1.0, and the Open Host Controller Interface (OHCI) Specification, Version 1.0a. ## 7.6.3 USB Host Register List | Module Name | Base Address | |-------------|--------------| | USB_HCI0 | 0x01C1A000 | | USB_HCI1 | 0x01C1B000 | | USB_OHCI2 | 0x01C1C000 | | Register Name | Offset | Description | | | |--------------------------------------------|--------|-------------------------------------------------|--|--| | EHCI Capability Register | | | | | | E_CAPLENGTH | 0x000 | EHCI Capability register Length Register | | | | E_HCIVERSION | 0x002 | EHCI Host Interface Version Number Register | | | | E_HCSPARAMS | 0x004 | EHCI Host Control Structural Parameter Register | | | | E_HCCPARAMS | 0x008 | EHCI Host Control Capability Parameter Register | | | | E_HCSPPORTROUTE | 0х00с | EHCI Companion Port Route Description | | | | EHCI Operational Regist | er | | | | | E_USBCMD | 0x010 | EHCI USB Command Register | | | | E_USBSTS | 0x014 | EHCI USB Status Register | | | | E_USBINTR | 0x018 | EHCI USB Interrupt Enable Register | | | | E_FRINDEX | 0x01c | EHCI USB Frame Index Register | | | | E_CTRLDSSEGMENT | 0x020 | EHCI 4G Segment Selector Register | | | | E_PERIODICLISTBASE | 0x024 | EHCI Frame List Base Address Register | | | | E_ASYNCLISTADDR | 0x028 | EHCI Next Asynchronous List Address Register | | | | E_CONFIGFLAG | 0x050 | EHCI Configured Flag Register | | | | E_PORTSC | 0x054 | EHCI Port Status/Control Register | | | | OHCI Control and Status Partition Register | | | | | | O_HcRevision | 0x400 | OHCI Revision Register | | | | O_HcControl | 0x404 | OHCI Control Register | | | | O_HcCommandStatus | 0x408 | OHCI Command Status Register | | | | O_HcInterruptStatus | 0x40c | OHCI Interrupt Status Register | |-------------------------|----------------|-------------------------------------| | O_HcInterruptEnable | 0x410 | OHCI Interrupt Enable Register | | O_HcInterruptDisable | 0x414 | OHCI Interrupt Disable Register | | OHCI Memory Pointer P | artition Regi | ster | | O_HcHCCA | 0x418 | OHCI HCCA Base | | O_HcPeriodCurrentED | 0x41c | OHCI Period Current ED Base | | O_HcControlHeadED | 0x420 | OHCI Control Head ED Base | | O_HcControlCurrentE | | | | D | 0x424 | OHCI Control Current ED Base | | O_HcBulkHeadED | 0x428 | OHCI Bulk Head ED Base | | O_HcBulkCurrentED | 0x42c | OHCI Bulk Current ED Base | | O_HcDoneHead | 0x430 | OHCI Done Head Base | | OHCI Frame Counter Pa | rtition Regist | cer | | O_HcFmInterval | 0x434 | OHCI Frame Interval Register | | O_HcFmRemaining | 0x438 | OHCI Frame Remaining Register | | O_HcFmNumber | 0x43c | OHCI Frame Number Register | | O_HcPerioddicStart | 0x440 | OHCI Periodic Start Register | | O_HcLSThreshold | 0x444 | OHCI LS Threshold Register | | OHCI Root Hub Partition | Register | | | O_HcRhDescriptorA | 0x448 | OHCI Root Hub Descriptor Register A | | O_HcRhDesriptorB | 0x44c | OHCI Root Hub Descriptor Register B | | O_HcRhStatus | 0x450 | OHCI Root Hub Status Register | | O_HcRhPortStatus | 0x454 | OHCI Root Hub Port Status Register | ## 7.6.4 EHCI Register Description #### **EHCI IDENTIFICATION REGISTER** | | | | Register Name: CAPLENGTH | |----------|------------|---------|----------------------------------------------------------------| | Offset:0 | )x00 | | Default Value: Implementation Dependent | | Bit | Read/Write | Default | Description | | | | | CAPLENGTH | | | | | The value in these bits indicates an offset to add to register | | 7:0 | R | 0x10 | base to find the beginning of the Operational Register Space. | #### **EHCI HOST INTERFACE VERSION NUMBER REGISTER** | | | | Register Name: HCIVERSION | |--------------|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset: 0x02 | | | Default Value:0x0100 | | Bit | Read/Write | Default | Description | | | | | HCIVERSION This is a 16-bits register containing a BCD encoding of the EHCI revision number supported by this host controller. The most significant byte of this register represents a major revision and | | 15:0 | R | 0x0100 | the least significant byte is the minor revision. | #### **EHCI HOST CONTROL STRUCTURAL PARAMETER REGISTER** | | | 4 | Register Name: HCSPARAMS | |--------------|------------|---------|----------------------------------------------------| | Offset: 0x04 | | | Default Value: Implementation Dependent | | Bit | Read/Write | Default | Description | | | | | Reserved. | | 31:24 | 1 | 0 | These bits are reserved and should be set to zero. | | 23:20 | R | 0 | / | | 19:16 | / | 0 | Reserved. | | | | | These bits are reserved and should be set to zero. | |-------|---|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | Number of Companion Controller (N_CC) | | | | | This field indicates the number of companion controllers associated with this USB2.0 host controller. A zero in this field indicates there are no companion host controllers. And a value larger than zero in this field indicates there are companion USB1.1 host controller(s). | | 15:12 | R | 0 | This field will always be '0'. | | | | | Number of Port per Companion Controller(N_PCC) This field indicates the number of ports supported per companion host controller host controller. It is used to indicate the port routing configuration to system software. | | 11:8 | R | 0 | This field will always fix with '0'. | | 7 | R | 0 | This field indicates the method used by this implementation for how all ports are mapped to companion controllers. The value of this field has the following interpretation: Value | | | | | Reserved. | | 6:4 | 1 | 0 | These bits are reserved and should be set to zero. | | | | | N_PORTS This field specifies the number of physical downstream ports implemented on this host controller. The value of this field determines how many port registers are addressable in the Operational Register Space. Valid values are in the range of 0x1 to 0x0f. | | 3:0 | R | 1 | This field is always 1. | #### **EHCI HOST CONTROL CAPABILITY PARAMETER REGISTER** | | | | Register Name: HCCPARAMS | |--------------|------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset: 0x08 | | | Default Value: Implementation Dependent | | Bit | Read/Write | Default | Description | | | | | Reserved | | 31:16 | / | 0 | These bits are reserved and should be set to zero. | | | | | EHCI Extended Capabilities Pointer (EECP) | | | | | This optional field indicates the existence of a capabilities list. A value of 00b indicates no extended capabilities are implemented. A non-zero value in this register indicates the offset in PCI configuration space of the first EHCI extended capabiliby. The pointer value must be 40h or greater if implemented to maintain to consistency of the PCI header defined for this calss of device. | | 15:18 | R | 0 | The value of this field is always '00b'. | | | | | Isochronous Scheduling Threshold | | | | | This field indicates, relative to the current position of the executing host controller, where software can reliably update the isochronous schedule. | | 7.4 | | 4 | When bit[7] is zero, the value of the least significant 3 bits indicates the number of micro-frames a host controller can hold a set of isochronous data structures(one or more) before flushing the state. When bit[7] is a one, then host software assumes the host controller may cache an isochronous data | | 7:4 | R | | structure for an entire frame. Reserved | | 3 | R | 0 | These bits are reserved and should be set to zero. | | 2 | R | | Asynchronous Schedule Park Capability If this bit is set to a one, then the host controller supports the park feature for high-speed queue heads in the Asynchronous Schedule. The feature can be disabled or enabled and set to a specific level by using the Asynchronous Schedule Park Mode Enable and Asynchronous Schedule Park Mode Count fields in the USBCMD register. | | | | | Programmable Frame List Flag | |---|---|---|-------------------------------------------------------------------------------------------------------------------------------------------------| | | | | If this bit is set to a zero, then system software must use a frame list length of 1024 elements with this host controller. The USBCMD register | | | | | Frame List Size field is a read-only register and should be set to zero. | | | | | If set to 1,then system software can specify and use the frame list in the | | | | | USBCMD register Frame List Size field to cofigure the host controller. | | | | | The frame list must always aligned on a 4K page boundary. This | | | | | requirement ensures that the frame list is always physically | | 1 | R | | contiguous. | | | | | Reserved | | | | | These bits are reserved for future use and should return a | | 0 | R | 0 | value of zero when read. | ### **EHCI COMPANION PORT ROUTE DESCRIPTION** | | | | Register Name: HCSP-PORTROUTE | |--------------|------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset: 0x0C | | | Default Value: UNDEFINED | | Bit | Read/Write | Default | Description | | | | | HCSP-PORTROUTE This optional field is valid only if Port Routing Rules field in HCSPARAMS register is set to a one. | | | | | This field is used to allow a host controller implementation to explicitly describe to which companion host controller each implemented port is mapped. This field is a 15-element nibble array (each 4 bit is one array element). Each array location corresponds one-to-one with a physical port provided by the host controller (e.g. PORTROUTE [0] corresponds to the first PORTSC port, PORTROUTE [1] to the second PORTSC port, etc.). The value of each element indicates to which of the companion host controllers this port is routed. Only the first | | 31:0 | R | | N_PORTS elements have valid information. A value of zero indicates that the port is routed to the lowest numbered | | | function companion host controller. A value of one indicates | |--|--------------------------------------------------------------| | | that the port is routed to the next lowest numbered function | | | companion host controller, and so on. | | | | #### **EHCI USB COMMAND REGISTER** | if Asynchronous | |-----------------------------------------| | | | | | | | ero. | | / | | vare to select the | | roller will issue | | elow: | | | | | | | | | | | | ms) | | | | | | | | ed results. | | | | lalted bit is equal | | | | | | ero. | | \ r \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | | | | Asynchronous Schedule Park Mode Enable(OPTIONAL) | |-----|----------|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11 | R/W or R | 0 | If the Asynchronous Park Capability bit in the HCCPARAMS register is a one, then this bit defaults to a 1 and is R/W. Otherwise the bit must be a zero and is Read Only. Software uses this bit to enable or disable Park mode. When this bit is one, Park mode is enabled. When this bit is zero, Park mode is disabled. | | | | | Reserved | | 10 | / | 0 | These bits are reserved and should be set to zero. | | | | | Asynchronous Schedule Park Mode Count(OPTIONAL) | | | | | Asynchronous Park Capability bit in the HCCPARAMS register is a one, | | | | | Then this field defaults to 0x3 and is W/R. Otherwise it defaults to zero and is R. It contains a count of the number of successive transactions the host controller is allowed to execute from a high-speed queue head on the Asynchronous schedule before continuing traversal of the Asynchronous schedule. | | 9:8 | R/W or R | 0 | Valid value are 0x1 to 0x3.Software must not write a zero to this bit when Park Mode Enable is a one as it will result in undefined behavior. | | | | | Light Host Controller Reset(OPTIONAL) | | | | | This control bit is not required. | | | | | If implemented, it allows the driver to reset the EHCI controller without affecting the state of the ports or relationship to the companion host controllers. For example, the PORSTC registers should not be reset to their default values and the CF bit setting should not go to zero (retaining port ownership relationships). | | 7 | R/W | 0 | A host software read of this bit as zero indicates the Light Host<br>Controller Reset has completed and it si safe for software to<br>re-initialize the host controller. A host software read of this bit<br>as a one indicates the Light Host | | | j | | Interrupt on Async Advance Doorbell | | 6 | R/W | 0 | This bit is used as a doorbell by software to tell the host controller to issue an interrupt the next time it advances asynchronous schedule. Soft- | | | i | | | | | | | Ware must | write a 1 to this bit to ring the doorbell. | |-----|----------|---|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | schedule stabit in the USBII assert an into The host continue on a one. | nost controller has evicted all appropriate cached ate, it sets the Interrupt on Async Advance status SBSTS. if the Interrupt on Async Advance Enable bit NTR register is a one then the host controller will terrupt at the next interrupt threshold. Introller sets this bit to a zero after it has set the a Async Advance status bit in the USBSTS register to should not write a one to this bit when the | | | | | | us schedule is disabled. Doing so will yield | | | | | Asynchrono | us Schedule Enable | | | | | | trols whether the host controller skips processing onous Schedule. Values mean: | | | | | Bit Value | Meaning | | | | | 0 | Do not process the Asynchronous Schedule. | | | | | 1 | Use the ASYNLISTADDR register to access the Asynchronous Schedule. | | 5 | R/W | 0 | The default | value of this field is '0b'. | | | | | Periodic Sch | nedule Enable | | | | | | trols whether the host controller skips processing Schedule. Values mean: | | | | | Bit Value | Meaning | | | | | 0 | Do not process the Periodic Schedule. | | | | 1 | | Use the PERIODICLISTBASE register to access the | | | | | 1 | Periodic Schedule. | | 4 | R/W | 0 | The default | value of this field is '0b'. | | | A | | Frame List S | ize | | | | | | R/W only if Programmable Frame List Flag in the S registers is set to a one. This field specifies the | | 3:2 | R/W or R | 0 | Frame list. | The size the frame list controls which bits in the | | Values mean: Bits Meaning 00b 1024 elements(4096bytes)Default value 01b 512 elements(2048byts) | þ | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------| | 00b 1024 elements(4096bytes)Default value | P | | | r | | 01b 512 elements(2048byts) | <b>)</b> | | | | | 10b 256 elements(1024bytes)For resource-constrain condition | ned | | 11b reserved | | | The default value is '00b'. | | | Host Controller Reset | | | This control bit is used by software to reset the host control | oller. | | The effects of this on Root Hub registers are similar to a Hardware Reset. | Chip | | When software writes a one to this bit, the Host Contr | oller | | resets its internal pipelines, timers, counters, state mach | | | etc. to their initial value. Any transaction currently in pro | | | on USB is immediately terminated. A USB reset is not drive downstream ports. | n on | | All operational registers, including port registers and port a machines are set to their initial values. Port ownership resto the companion host controller(s). Software must reinitiate the host controller as described in Section 4.1 of the Specification in order to return the host controller to operational state. | verts<br>alize<br>CHEI | | This bit is set to zero by the Host Controller when the process is complete. Software cannot terminate the process early by writing a zero to this register. | | | Software should not set this bit to a one when the HC Habit in the USBSTS register is a zero. Attempting to research actively running host controller will result in under | t an | | 1 R/W 0 behaviour. | | | Run/Stop | | | When set to a 1, the Host Controller proceeds with exect of the schedule. When set to 0, the Host Controller comp the current and any actively pipelined transactions on the | letes | | 0 R/W 0 and then halts. The Host Controller must halt within | | | micro-frames after software clears this bit. | |-----------------------------------------------------------------------------------------------------------------------------------------| | The HC Halted bit indicates when the Host Controller has finished its pending pipelined transactions and has entered the stopped state. | | Software must not write a one to this field unless the Host Controller is in the Halt State. The default value is 0x0. | #### **EHCI USB STATUS REGISTER** | | | | Register Name: USBSTS | |--------------|------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset: 0x14 | | | Default Value: 0x00001000 | | Bit | Read/Write | Default | Description | | | | | Reserved | | 31:16 | / | 0 | These bits are reserved and should be set to zero. | | 15 | R | 0 | Asynchronous Schedule Status The bit reports the current real status of Asynchronous Schedule. If this bit is a zero then the status of the Asynchronous Schedule is disabled. If this bit is a one then the status of the Asynchronous Schedule is enabled. The Host Controller is not required to immediately disable or enable the Asynchronous Schedule when software transitions the Asynchronous Schedule Enable bit in the USBCMD register. When this bit and the Asynchronous Schedule Enable bit are the same value, the Asynchronous Schedule is either enabled (1) or disabled (0). | | 14 | R | 0 | Periodic Schedule Status The bit reports the current real status of the Periodic Schedule. If this bit is a zero then the status of the Periodic Schedule is disabled. If this bit is a one then the status of the Periodic Schedule is enabled. The Host Controller is not required to immediately disable or enable the Periodic Schedule when software transitions the Periodic Schedule Enable bit in the USBCMD register. When this bit and the Periodic Schedule Enable bit are the same value, the Periodic Schedule is either enabled (1) or disabled (0). | | 13 | R | 0 | Reclamation | | | | | This is a read-only status bit, which is used to detect an empty asynchronous schedule. | |------|------|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | HC Halted | | | | | This bit is a zero whenever the Run/Stop bit is a one. The Host Controller Sets this bit to one after it has stopped executing as a result of the Run/Stop bit being set to 0, either by software or by the Host Controller Hardware (e.g. internal error). | | 12 | R | 1 | The default value is '1'. | | | | | Reserved | | 11:6 | / | 0 | These bits are reserved and should be set to zero. | | | | | Interrupt on Async Advance | | 5 | R/WC | 0 | System software can force the host controller to issue an interrupt the next time the host controller advances the asynchronous schedule by writing a one to the Interrupt on Async Advance Doorbell bit in the USBCMD register. This status bit indicates the assertion of that interrupt source. | | | | | Host System Error | | 4 | R/WC | 0 | The Host Controller set this bit to 1 when a serious error occurs during a host system access involving the Host Controller module. When this error occurs, the Host Controller clears the Run/Stop bit in the Command register to prevent further execution of the scheduled TDs. | | | | | Frame List Rollover | | 3 | R/WC | 0 | The Host Controller sets this bit to a one when the Frame List Index rolls over from its maximum value to zero. The exact value at which the rollover occurs depends on the frame list size. For example, if the frame list size is 1024, the Frame Index Register rolls over every time FRINDEX [13] toggles. Similarly, if the size is 512, the Host Controller sets this bit to a one every time FRINDEX [12] toggles. | | | | 7 | Port Change Detect | | 2 | PANC | 0 | The Host Controller sets this bit to a one when any port for which the Port Owner bit is set to zero has a change bit transition from a zero to a one or a Force Port Resume bit transition from a zero to a one as a result of a J-K transition detected on a suspended port. This bit will also be set as a | | 2 | R/WC | 0 | result of the Connect Status Chang being set to a one after | | | | | system software has relinquished ownership of a connected port by writing a one to a port's Port Owner bit. | |---|------|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | USB Error Interrupt(USBERRINT) | | | | | The Host Controller sets this bit to 1 when completion of USB transaction results in an error condition(e.g. error counter underflow). If the TD on which the error interrupt occurred also had its IOC bit set, both. | | 1 | R/WC | 0 | This bit and USBINT bit are set. | | | | | USB Interrupt(USBINT) The Host Controller sets this bit to a one on the completion of a USB transaction, which results in the retirement of a Transfer Descriptor that had its IOC bit set. The Host Controller also sets this bit to 1 when a short packet is detected | | 0 | R/WC | 0 | (actual number of bytes received was less than the expected number of bytes) | ## **EHCI USB INTERRUPT ENABLE REGISTER** | | | | Register Name: USBINTR | |---------|--------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset: | Offset: 0x18 | | Default Value:0x00000000 | | Bit | Read/Write | Default | Description | | | | | Reserved | | 31:6 | / | 0 | These bits are reserved and should be zero. | | 5 | R/W | 0 | Interrupt on Async Advance Enable When this bit is 1, and the Interrupt on Async Advance bit in the USBSTS register is 1, the host controller will issue an interrupt at the next interrupt threshold. The interrupt is acknowledged by software clearing the Interrupt on Async Advance bit. | | | | | Host System Error Enable When this bit is 1, and the Host System Error Status bit in the | | 4 | R/W | 0 | USBSTS register is 1, the host controller will issue an interrupt. The interrupt is acknowledged by software clearing the Host | | | | | System Error bit. | |---|-----|---|--------------------------------------------------------------------| | | | | · · | | | | | Frame List Rollover Enable | | | | | When this bit is 1, and the Frame List Rollover bit in the | | | | | USBSTS register is 1, the host controller will issue an interrupt. | | | | | The interrupt is acknowledged by software clearing the Frame | | 3 | R/W | 0 | List Rollover bit. | | | | | Port Change Interrupt Enable | | | | | When this bit is 1, and the Port Chang Detect bit in the USBSTS | | | | | register is 1, the host controller will issue an interrupt. The | | | | | interrupt is acknowledged by software clearing the Port Chang | | 2 | R/W | 0 | Detect bit. | | | | | USB Error Interrupt Enable | | | | | When this bit is 1, and the USBERRINT bit in the USBSTS | | | | | register is 1,the host controller will issue an interrupt at the | | | | | next interrupt threshold. | | | | | The interrupt is acknowledged by software clearing the | | 1 | R/W | 0 | USBERRINT bit. | | | | | USB Interrupt Enable | | | | | When this bit is 1, and the USBINT bit in the USBSTS register is | | | | | 1,the host controller will issue an interrupt at the next | | | | | interrupt threshold. | | | | | The interrupt is acknowledged by software clearing the USBINT | | 0 | R/W | 0 | bit | | | | | | #### **EHCI FRAME INDEX REGISTER** | | | | Register Name: FRINDEX | |--------------|--------------------|---|--------------------------------------------------------------| | Offset: 0x1c | | | Default Value: 0x00000000 | | Bit | Read/Write Default | | Description | | | | | Reserved | | 31:14 | / | 0 | These bits are reserved and should be zero. | | | | | Frame Index | | 13:0 | R/W | 0 | The value in this register increment at the end of each time | | frame (e.g. micro-frame).Bits[N:3] index. It | are used for the Frame Li | st current | |-------------------------------------------------|----------------------------|-------------| | Means that each location times(frames or | of the frame list is ac | ccessed 8 | | Micro-frames) before movir illustrates | ng to the next index. The | following | | Values of N based on the v the USBCMD register. | alue of the Frame List Siz | ze field in | | USBCMD[Frame List Size] | Number Elements | N | | 00b | 1024 | 12 | | 01b | 512 | 11 | | 10b | 256 | 10 | | 11b | Reserved | | **Note**: This register must be written as a DWord. Byte writes produce undefined results. ### **EHCI PERIODIC FRAME LIST BASE ADDRESS REGISTER** | | | | Register Name: PERIODICLISTBASE | |-----------|--------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset: 0 | Offset: 0x24 | | Default Value: Undefined | | Bit | Read/Write | Default | Description | | | | | Base Address | | | | | These bits correspond to memory address signals [31:12], respectively. | | | / | | This register contains the beginning address of the Periodic Frame List in the system memory. | | | | | System software loads this register prior to starting the schedule execution by the Host Controller. The memory | | | | | structure referenced by this physical memory pointer is assumed to be 4-K byte aligned. The contents of this register are combined with the Frame Index Register (FRINDEX) to | | | | | enable the Host Controller to step through the Periodic Frame | | 31:12 | R/W | | List in sequence. | | 11:0 | / | | Reserved | | Must be written as 0x0 during runtime, the values of these bits | |-----------------------------------------------------------------| | are undefined. | **Note**: Writes must be Dword Writes. #### **EHCI CURRENT ASYNCHRONOUS LIST ADDRESS REGISTER** | | | | Register Name: ASYNCLISTADDR | |-----------|------------|---------|----------------------------------------------------------------| | Offset: ( | Ox28 | | Default Value: Undefined | | Bit | Read/Write | Default | Description | | | | | Link Pointer (LP) | | | | | This field contains the address of the next asynchronous queue | | | | | head to be executed. | | | | | These bits correspond to memory address signals [31:5], | | 31:5 | R/W | | respectively. | | | | | Reserved | | | | | These bits are reserved and their value has no effect on | | | | | operation. | | | | | Bits in this field cannot be modified by system software and | | 4:0 | / | 1 | will always return a zero when read. | **Note**: Write must be DWord Writes. #### **EHCI CONFIGURE FLAG REGISTER** | | | | Register Name: CONFIGFLAG | | | |-----------|------------|---------|------------------------------------------------------------------|--|--| | Offset: ( | 0x50 | | Default Value: 0x00000000 | | | | Bit | Read/Write | Default | Description | | | | | | | Reserved | | | | 31:1 | 1 | 0 | These bits are reserved and should be set to zero. | | | | | 1 | | Configure Flag(CF) | | | | | | | Host software sets this bit as the last action in its process of | | | | | ) | | configuring the Host Controller. This bit controls the default | | | | | | | port-routing control logic as follow: | | | | 0 | R/W | 0 | Value Meaning | | | | 0 | Port routing control logic default-routs each port to an implementation dependent classic host controller. | |----------|------------------------------------------------------------------------------------------------------------| | 1 | Port routing control logic default-routs all ports to this host controller. | | The defa | ault value of this field is '0'. | **Note**: This register is not use in the normal implementation. #### **EHCI PORT STATUS AND CONTROL REGISTER** | | | | Register Name: PORTSC | | | | | |-----------|------------|----------|-------------------------------------------------------------------------------------------------|--|--|--|--| | | | | Default Value: 0x00002000(w/PPC set to | | | | | | Offset: ( | )x54 | | one);0x00003000(w/PPC set to a zero) | | | | | | Bit | Read/Write | Default | Description | | | | | | | | | Reserved | | | | | | | | | These bits are reserved for future use and should return a | | | | | | 31:22 | / | 0 | value of zero when read. | | | | | | | | | Wake on Disconnect Enable(WKDSCNNT_E) | | | | | | | | | Writing this bit to a one enables the port to be sensitive to | | | | | | | | | device disconnects as wake-up events. | | | | | | | | | This field is zero if Port Power is zero. | | | | | | 21 | R/W | 0 | The default value in this field is '0'. | | | | | | | | | Wake on Connect Enable(WKCNNT_E) | | | | | | | | | Writing this bit to a one enable the port to be sensitive to device connects as wake-up events. | | | | | | | | <b>4</b> | This field is zero if Port Power is zero. | | | | | | 20 | D /// | 0 | | | | | | | 20 | R/W | 0 | The default value in this field is '0'. | | | | | | | | | Port Test Control | | | | | | | | | The value in this field specifies the test mode of the port. The | | | | | | | | | encoding of the test mode bits are as follow: | | | | | | | | | Bits Test Mode | | | | | | 19:16 | R/W | 0 | 0000b The port is NOT operating in a test mode. | | | | | | | | | 0001b | Test J_STATE | |-------|-----|---|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | 0010b | Test K_STATE | | | | | 0011b | Test SE0_NAK | | | | | 0100b | Test Packet | | | | | 0101b | Test FORCE_ENABLE | | | | | 0110b | | | | | | -<br>1111b | Reserved | | | | | The defau | Ilt value in this field is '0000b'. | | | | | Reserved | | | 15:14 | R/W | 0 | | s are reserved for future use and should return a ero when read. | | | | | Port Owne | er | | | | | in the CO | nconditionally goes to a 0b when the Configured bit NFIGFLAG register makes a 0b to 1b transition. This ditionally goes to 1b whenever the Configured bit is | | | | | port to se<br>device is r<br>bit when t | oftware uses this field to release ownership of the lected host controller (in the event that the attached not a high-speed device). Software writes a one to this the attached device is not a high-speed device. A one means that a companion host controller owns and the port. | | 13 | R/W | 1 | Default Va | alue = 1b. | | | | | Reserved | | | 12 | 1 | 0 | | s are reserved for future use and should return a ero when read. | | | | | Line Statu | S | | | | | and D-(bit<br>low-speed<br>sequence. | s reflect the current logical levels of the D+ (bit11) t10) signal lines. These bits are used for detection of d USB devices prior to port reset and enable. This read only field is valid only when the port is zero and the current connect status bit is set to a | | 11:10 | R | 0 | The encod | ding of the bits are: | | | | | Bit[11:10 | USB State | Interpretation | |---|-----|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | 00b | SE0 | Not Low-speed device, perform EHCI reset. | | | | | 10b | J-state | Not Low-speed device, perform EHCI reset. | | | | | 01b | K-state | Low-speed device, release ownership of port. | | | | | 11b | Undefined | Not Low-speed device, perform EHCI reset. | | | | | This value o | f this field is ur | ndefined if Port Power is zero. | | | | | Reserved | | | | 9 | / | 0 | This bit is re | | ure use, and should return a value of | | | | | When softwood reset sequentis started. So bus reset sequenties that sequenties this learning writes this learning to the portion of porti | vare writes a conce as defined oftware write equence. Software the result in Revision 2.0 point to a one, in high-speed movill automatical or a one). A hose the state of ansitioning the port deduring reset, the enabled state. | is not in Reset. Default value = 0. One to this bit (from a zero), the bus In the USB Specification Revision 2.0 Is a zero to this bit to terminate the Invare must keep this bit at a one long It sequence, as specified in the USB It must also write a zero to the Port Writes a zero to this bit there may be It the treset has completed. If It mode after reset is complete, the host If mode after reset is complete, the host If the port within 2 milliseconds of It is the port within 2 milliseconds of It is bit from a one to a zero. For It is the the host controller must have It attended device is It is not in Reset. Default value = 0. In the USB Specification Revision 2.0 It is a zero to this bit to terminate the Port It is completed. If the port within 2 milliseconds of It is bit from a one to a zero. For It is the host controller must have It is a zero. For exects that the attached device is It is the host controller must have It is not in Reset. Default value = 0. | | 8 | R/W | 0 | | | e USBSTS register should be a zero to use this bit. The host controller | | | | | may hold Port Reset asserted to a one when the HC Halted bit is a one. | | | | | | |---|-----|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | | | This field is zero if Port Power is zero. | | | | | | | | | | | ort Powe | er is zero. | | | | | | | | Suspend | | | | | | | | | | Port Enabled Bit an port states as follow | • | end bit of this register define the | | | | | | | | Bits[Port E<br>Suspend] | inables, | Port State | | | | | | | | 0x | | Disable | | | | | | | | 10 | | Enable | | | | | | | | 11 | | Suspend | | | | | | | | blocked on this port at the end of the coprogress when this the port is sensitive status does not charmay be a delay in currently in progress. A write of zero to the host controller will one. 1 Software sets to one). 2 Software sets the lift host software sets. | t, except<br>current t<br>bit was<br>ve to re-<br>nge until<br>suspend<br>is on the<br>his bit is<br>uncondit<br>the Force | for port reset. The blocking occurs ransaction, if a transaction was in written to 1. In the suspend state, sume detection. Not that the bit the port is suspend and that there ing a port if there is a transaction USB. ignored by the host controller. The ionally set this bit to a zero when: Port Resume bit to a zero(from a eset bit to a one(from a zero). bit to a one when the port is not bit is a zero), the results are | | | | | | | | This field is zero if P | ort Powe | er is zero. | | | | | 7 | R/W | 0 | The default value in | this field | d is '0'. | | | | | | 1 | | Force Port Resume | | | | | | | | | | | | n on port. 0 = No resume (K-state)<br>. Default value = 0. | | | | | 6 | R/W | 0 | the value of the Su | uspend b | or manipulating this bit depends on bit. For example, if the port is not sitions this bit to a one, then the | | | | | Software sets this bit to a 1 drive resume signaling. The Host Controller sets this bit to a 1 if a J-to-K transition is detected while the port is in the Suspend state. When this bit transitions to a one because a J-to-K transition is detected, the Port Change Detect bit in the USBSTS register is also set to a one. If software sets this bit to a one, the host controller must not set the Port Change Detect bit. Note that when the EHCI controller owns the port, the resume sequence follows the defined sequence documented in the USB Specification Revision 2.0. The resume signaling (Full-speed 'K') is driven on the port as long as this remains a one. Software must appropriately time the Resume and set this bit to a zero when the appropriate amount of time has elapsed. Writing a zero (from one) causes the port to return high-speed inde). This bit will remain a one until the port has switched to high-speed idle. The host controller must complete this transition within 2 milliseconds of software setting this bit to a zero. This field is zero if Port Power is zero. Over-current Change Default = 0. This bit gets set to a one when there is a change to Over-current Active. O = This port does not have an over-current condition. 1 = This port currently has an over-current condition. This bit will automatically transition from a one to a zero when the over current condition is removed. 4 R O The default value of this bit is '0'. Port Enable/Disable Change Default = 0. 1 = Port enabled/disabled status has changed. 0 = No change. For the root hub, this bit gets set to a one only when a port is disabled due to the appropriate conditions existing at the EOF2 point (See Chapter 11 of the USB Specification for the | | | | effects on the bus are undefined. | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------|---|--------------------------------------------------------------------| | to a one because a J-to-K transition is detected, the Port Change Detect bit in the USBSTS register is also set to a one. If software sets this bit to a one, the host controller must not set the Port Change Detect bit. Note that when the EHCI controller owns the port, the resume sequence follows the defined sequence documented in the USB Specification Revision 2.0. The resume signaling (Full-speed 'K') is driven on the port as long as this remains a one. Software must appropriately time the Resume and set this bit to a zero when the appropriate amount of time has elapsed. Writing a zero (from one) causes the port to return high-speed inde). This bit will remain a one until the port has switched to high-speed idle. The host controller must complete this transition within 2 milliseconds of software setting this bit to a zero. This field is zero if Port Power is zero. Over-current Change Default = 0. This bit gets set to a one when there is a change to Over-current Active. Software clears this bit by writing a one to this bit position. Over-current Active 0 = This port does not have an over-current condition. 1 = This port currently has an over-current condition. This bit will automatically transition from a one to a zero when the over current condition is removed. 4 R 0 The default value of this bit is '0'. Port Enable/Disable Change Default = 0. 1 = Port enabled/disabled status has changed. 0 = No change. For the root hub, this bit gets set to a one only when a port is disabled due to the appropriate conditions existing at the EOF2 noint (See Chanter 11 of the LISB Specification for the list of the position of the position of the list of the list Secification for the list (See Chanter 11 of the LISB Specification for the list of the list Secification for the list of the list Secification for the list of the list Secification for Secificati | | | | | | Change Detect bit in the USBSTS register is also set to a one. If software sets this bit to a one, the host controller must not set the Port Change Detect bit. Note that when the EHCI controller owns the port, the resume sequence follows the defined sequence documented in the USB Specification Revision 2.0. The resume signaling (Full-speed 'K') is driven on the port as long as this remains a one. Software must appropriately time the Resume and set this bit to a zero when the appropriate amount of time has elapsed. Writing a zero (from one) causes the port to return high-speed idle). This bit will remain a one until the port has switched to high-speed idle. The host controller must complete this transition within 2 milliseconds of software setting this bit to a zero. This field is zero if Port Power is zero. Over-current Change Default = 0. This bit gets set to a one when there is a change to Over-current Active. Software clears this bit by writing a one to this bit position. Over-current Active 0 = This port does not have an over-current condition. 1 = This port currently has an over-current condition. This bit will automatically transition from a one to a zero when the over current condition is removed. 4 R 0 The default value of this bit is '0'. Port Enable/Disable Change Default = 0. 1 = Port enabled/disabled status has changed. 0 = No change. For the root hub, this bit gets set to a one only when a port is disabled due to the appropriate conditions existing at the EOF2 point. (See Chanter 11 of the USB Specification for the | | | | while the port is in the Suspend state. When this bit transitions | | software sets this bit to a one, the host controller must not set the Port Change Detect bit. Note that when the EHCI controller owns the port, the resume sequence follows the defined sequence documented in the USB Specification Revision 2.0. The resume signaling (Full-speed 'K') is driven on the port as long as this remains a one. Software must appropriately time the Resume and set this bit to a zero when the appropriate amount of time has elapsed. Writing a zero (from one) causes the port to return high-speed mode (forcing the bus below the port into a high-speed idle). This bit will remain a one until the port has switched to high-speed idle. The host controller must complete this transition within 2 milliseconds of software setting this bit to a zero. This field is zero if Port Power is zero. Over-current Change Default = 0. This bit gets set to a one when there is a change to Over-current Active. Software clears this bit by writing a one to this bit position. Over-current Active 0 = This port does not have an over-current condition. 1 = This port currently has an over-current condition. This bit will automatically transition from a one to a zero when the over current condition is removed. The default value of this bit is '0'. Port Enable/Disable Change Default = 0. 1 = Port enabled/disabled status has changed. 0 = No change. For the root hub, this bit gets set to a one only when a port is disabled due to the appropriate conditions existing at the EOF2 point. (See Chanter 11 of the USB Specification for the | | | | to a one because a J-to-K transition is detected, the Port | | the Port Change Detect bit. Note that when the EHCI controller owns the port, the resume sequence follows the defined sequence documented in the USB Specification Revision 2.0. The resume signaling (Full-speed 'K') is driven on the port as long as this remains a one. Software must appropriately time the Resume and set this bit to a zero when the appropriate amount of time has elapsed. Writing a zero (from one) causes the port to return high-speed idle). This bit will remain a one until the port has switched to high-speed idle. The host controller must complete this transition within 2 milliseconds of software setting this bit to a zero. This field is zero if Port Power is zero. Over-current Change Default = 0. This bit gets set to a one when there is a change to Over-current Active. Software clears this bit by writing a one to this bit position. Over-current Active 0 = This port does not have an over-current condition. 1 = This port currently has an over-current condition. This bit will automatically transition from a one to a zero when the over current condition is removed. 4 R 0 The default value of this bit is '0'. Port Enable/Disable Change Default = 0. 1 = Port enabled/disabled status has changed. 0 = No change. For the root hub, this bit gets set to a one only when a port is disabled due to the appropriate conditions existing at the EOF2 point. (See Chanter 11 of the USB Specification for the | | | | Change Detect bit in the USBSTS register is also set to a one. If | | Note that when the EHCI controller owns the port, the resume sequence follows the defined sequence documented in the USB Specification Revision 2.0. The resume signaling (Full-speed 'K') is driven on the port as long as this remains a one. Software must appropriately time the Resume and set this bit to a zero when the appropriate amount of time has elapsed. Writing a zero (from one) causes the port to return high-speed mode (forcing the bus below the port into a high-speed idle). This bit will remain a one until the port has switched to high-speed idle. The host controller must complete this transition within 2 milliseconds of software setting this bit to a zero. This field is zero if Port Power is zero. Over-current Change Default = 0. This bit gets set to a one when there is a change to Over-current Active. Software clears this bit by writing a one to this bit position. Over-current Active 0 = This port does not have an over-current condition. 1 = This port currently has an over-current condition. This bit will automatically transition from a one to a zero when the over current condition is removed. The default value of this bit is '0'. Port Enable/Disable Change Default = 0. 1 = Port enabled/disabled status has changed. 0 = No change. For the root hub, this bit gets set to a one only when a port is disabled due to the appropriate conditions existing at the EOF2 point (See Chanter 11 of the USB Specification for the | | | | software sets this bit to a one, the host controller must not set | | sequence follows the defined sequence documented in the USB Specification Revision 2.0. The resume signaling (Full-speed 'K') is driven on the port as long as this remains a one. Software must appropriately time the Resume and set this bit to a zero when the appropriate amount of time has elapsed. Writing a zero (from one) causes the port to return high-speed mode (forcing the bus below the port into a high-speed idle). This bit will remain a one until the port has switched to high-speed idle. The host controller must complete this transition within 2 milliseconds of software setting this bit to a zero. This field is zero if Port Power is zero. Over-current Change Default = 0. This bit gets set to a one when there is a change to Over-current Active. Software clears this bit by writing a one to this bit position. Over-current Active 0 = This port does not have an over-current condition. 1 = This port currently has an over-current condition. This bit will automatically transition from a one to a zero when the over current condition is removed. 4 R 0 The default value of this bit is '0'. Port Enable/Disable Change Default = 0. 1 = Port enabled/disabled status has changed. 0 = No change. For the root hub, this bit gets set to a one only when a port is disabled due to the appropriate conditions existing at the EOF2 point (See, Chanter, 11. of, the LISB Specification, for, the disabled due to the appropriate conditions existing at the EOF2 point (See, Chanter, 11. of, the LISB Specification for, the | | | | the Port Change Detect bit. | | USB Specification Revision 2.0. The resume signaling (Full-speed 'K') is driven on the port as long as this remains a one. Software must appropriately time the Resume and set this bit to a zero when the appropriate amount of time has elapsed. Writing a zero (from one) causes the port to return high-speed mode (forcing the bus below the port into a high-speed idle). This bit will remain a one until the port has switched to high-speed idle. The host controller must complete this transition within 2 milliseconds of software setting this bit to a zero. This field is zero if Port Power is zero. Over-current Change Default = 0. This bit gets set to a one when there is a change to Over-current Active. Software clears this bit by writing a one to this bit position. Over-current Active 0 = This port does not have an over-current condition. 1 = This port currently has an over-current condition. This bit will automatically transition from a one to a zero when the over current condition is removed. 4 R 0 The default value of this bit is '0'. Port Enable/Disable Change Default = 0. 1 = Port enabled/disabled status has changed. 0 = No change. For the root hub, this bit gets set to a one only when a port is disabled due to the appropriate conditions existing at the EOF2 point (See Chanter 11 of the USB Specification for the point (See Chanter 11 of the USB Specification for the point (See Chanter 11 of the USB Specification for the point (See Chanter 11 of the USB Specification for the point (See Chanter 11 of the USB Specification for the point (See Chanter 11 of the USB Specification for the point (See Chanter 11 of the USB Specification for the point (See Chanter 11 of the USB Specification for the point (See Chanter 11 of the USB Specification for the point (See Chanter 11 of the USB Specification for the point (See Chanter 11 of the USB Specification for the point (See Chanter 11 of the USB Specification for the point (See Chanter 11 of the USB Specification for the point (See Chanter 11 of the USB Specificatio | | | | Note that when the EHCI controller owns the port, the resume | | (Full-speed 'K') is driven on the port as long as this remains a one. Software must appropriately time the Resume and set this bit to a zero when the appropriate amount of time has elapsed. Writing a zero (from one) causes the port to return high-speed mode (forcing the bus below the port into a high-speed idle). This bit will remain a one until the port has switched to high-speed idle. The host controller must complete this transition within 2 milliseconds of software setting this bit to a zero. This field is zero if Port Power is zero. Over-current Change Default = 0. This bit gets set to a one when there is a change to Over-current Active. Software clears this bit by writing a one to this bit position. Over-current Active 0 = This port does not have an over-current condition. 1 = This port currently has an over-current condition. This bit will automatically transition from a one to a zero when the over current condition is removed. 4 R 0 The default value of this bit is '0'. Port Enable/Disable Change Default = 0. 1 = Port enabled/disabled status has changed. 0 = No change. For the root hub, this bit gets set to a one only when a port is disabled due to the appropriate conditions existing at the EOF2 point (See Chanter 11 of the USB Specification for the | | | | sequence follows the defined sequence documented in the | | one. Software must appropriately time the Resume and set this bit to a zero when the appropriate amount of time has elapsed. Writing a zero (from one) causes the port to return high-speed mode (forcing the bus below the port into a high-speed idle). This bit will remain a one until the port has switched to high-speed idle. The host controller must complete this transition within 2 milliseconds of software setting this bit to a zero. This field is zero if Port Power is zero. Over-current Change Default = 0. This bit gets set to a one when there is a change to Over-current Active. Software clears this bit by writing a one to this bit position. Over-current Active 0 = This port does not have an over-current condition. 1 = This port currently has an over-current condition. This bit will automatically transition from a one to a zero when the over current condition is removed. The default value of this bit is '0'. Port Enable/Disable Change Default = 0. 1 = Port enabled/disabled status has changed. 0 = No change. For the root hub, this bit gets set to a one only when a port is disabled due to the appropriate conditions existing at the EOF2 point (See Chanter 11 of the USB Specification for the point (See Chanter 11 of the USB Specification for the point (See Chanter 11 of the USB Specification for the point (See Chanter 11 of the USB Specification for the point (See Chanter 11 of the USB Specification for the point (See Chanter 11 of the USB Specification for the point (See Chanter 11 of the USB Specification for the point (See Chanter 11 of the USB Specification for the point (See Chanter 11 of the USB Specification for the point (See Chanter 11 of the USB Specification for the point (See Chanter 11 of the USB Specification for the point (See Chanter 11 of the USB Specification for the point (See Chanter 11 of the USB Specification for the point (See Chanter 11 of the USB Specification for the point (See Chanter 11 of the USB Specification for the point (See Chanter 11 of the USB Specification for the point | | | | | | this bit to a zero when the appropriate amount of time has elapsed. Writing a zero (from one) causes the port to return high-speed mode (forcing the bus below the port into a high-speed idle). This bit will remain a one until the port has switched to high-speed idle. The host controller must complete this transition within 2 milliseconds of software setting this bit to a zero. This field is zero if Port Power is zero. Over-current Change Default = 0. This bit gets set to a one when there is a change to Over-current Active. Software clears this bit by writing a one to this bit position. Over-current Active 0 = This port does not have an over-current condition. 1 = This port currently has an over-current condition. This bit will automatically transition from a one to a zero when the over current condition is removed. 4 R 0 The default value of this bit is '0'. Port Enable/Disable Change Default = 0. 1 = Port enabled/disabled status has changed. 0 = No change. For the root hub, this bit gets set to a one only when a port is disabled due to the appropriate conditions existing at the EOF2 point (See Chanter 11 of the USB Specification for the | | | | | | elapsed. Writing a zero (from one) causes the port to return high-speed mode (forcing the bus below the port into a high-speed idle). This bit will remain a one until the port has switched to high-speed idle. The host controller must complete this transition within 2 milliseconds of software setting this bit to a zero. This field is zero if Port Power is zero. Over-current Change Default = 0. This bit gets set to a one when there is a change to Over-current Active. Software clears this bit by writing a one to this bit position. Over-current Active 0 = This port does not have an over-current condition. 1 = This port currently has an over-current condition. This bit will automatically transition from a one to a zero when the over current condition is removed. 4 R 0 The default value of this bit is '0'. Port Enable/Disable Change Default = 0. 1 = Port enabled/disabled status has changed. 0 = No change. For the root hub, this bit gets set to a one only when a port is disabled due to the appropriate conditions existing at the EOF2 point (See Chanter 11 of the USB Specification for the | | | | | | high-speed mode (forcing the bus below the port into a high-speed idle). This bit will remain a one until the port has switched to high-speed idle. The host controller must complete this transition within 2 milliseconds of software setting this bit to a zero. This field is zero if Port Power is zero. Over-current Change Default = 0. This bit gets set to a one when there is a change to Over-current Active. Software clears this bit by writing a one to this bit position. Over-current Active 0 = This port does not have an over-current condition. 1 = This port currently has an over-current condition. This bit will automatically transition from a one to a zero when the over current condition is removed. 4 R 0 The default value of this bit is '0'. Port Enable/Disable Change Default = 0. 1 = Port enabled/disabled status has changed. 0 = No change. For the root hub, this bit gets set to a one only when a port is disabled due to the appropriate conditions existing at the EOF2 point. (See Chanter 11 of the USB Specification for the | | | | | | high-speed idle). This bit will remain a one until the port has switched to high-speed idle. The host controller must complete this transition within 2 milliseconds of software setting this bit to a zero. This field is zero if Port Power is zero. Over-current Change Default = 0. This bit gets set to a one when there is a change to Over-current Active. Software clears this bit by writing a one to this bit position. Over-current Active 0 = This port does not have an over-current condition. 1 = This port currently has an over-current condition. This bit will automatically transition from a one to a zero when the over current condition is removed. 4 R 0 The default value of this bit is '0'. Port Enable/Disable Change Default = 0. 1 = Port enabled/disabled status has changed. 0 = No change. For the root hub, this bit gets set to a one only when a port is disabled due to the appropriate conditions existing at the EOF2 point. (See Chanter 11 of the USB Specification for the | | | | | | switched to high-speed idle. The host controller must complete this transition within 2 milliseconds of software setting this bit to a zero. This field is zero if Port Power is zero. Over-current Change Default = 0. This bit gets set to a one when there is a change to Over-current Active. Software clears this bit by writing a one to this bit position. Over-current Active 0 = This port does not have an over-current condition. 1 = This port currently has an over-current condition. This bit will automatically transition from a one to a zero when the over current condition is removed. 4 R 0 The default value of this bit is '0'. Port Enable/Disable Change Default = 0. 1 = Port enabled/disabled status has changed. 0 = No change. For the root hub, this bit gets set to a one only when a port is disabled due to the appropriate conditions existing at the EOF2 point. (See Chanter 11 of the USB Specification for the | | | | | | complete this transition within 2 milliseconds of software setting this bit to a zero. This field is zero if Port Power is zero. Over-current Change Default = 0. This bit gets set to a one when there is a change to Over-current Active. Software clears this bit by writing a one to this bit position. Over-current Active 0 = This port does not have an over-current condition. 1 = This port currently has an over-current condition. This bit will automatically transition from a one to a zero when the over current condition is removed. 4 R 0 The default value of this bit is '0'. Port Enable/Disable Change Default = 0. 1 = Port enabled/disabled status has changed. 0 = No change. For the root hub, this bit gets set to a one only when a port is disabled due to the appropriate conditions existing at the EOF2 point. (See Chanter 11 of the USB Specification for the | | | | | | setting this bit to a zero. This field is zero if Port Power is zero. Over-current Change Default = 0. This bit gets set to a one when there is a change to Over-current Active. Software clears this bit by writing a one to this bit position. Over-current Active 0 = This port does not have an over-current condition. 1 = This port currently has an over-current condition. This bit will automatically transition from a one to a zero when the over current condition is removed. 4 R 0 The default value of this bit is '0'. Port Enable/Disable Change Default = 0. 1 = Port enabled/disabled status has changed. 0 = No change. For the root hub, this bit gets set to a one only when a port is disabled due to the appropriate conditions existing at the EOF2 point. (See Chanter 11 of the USB Specification for the | | | | | | This field is zero if Port Power is zero. Over-current Change Default = 0. This bit gets set to a one when there is a change to Over-current Active. Software clears this bit by writing a one to this bit position. Over-current Active 0 = This port does not have an over-current condition. 1 = This port currently has an over-current condition. This bit will automatically transition from a one to a zero when the over current condition is removed. R 0 The default value of this bit is '0'. Port Enable/Disable Change Default = 0. 1 = Port enabled/disabled status has changed. 0 = No change. For the root hub, this bit gets set to a one only when a port is disabled due to the appropriate conditions existing at the EOF2 point (See Changer 11 of the USB Specification for the | | | | | | Over-current Change Default = 0. This bit gets set to a one when there is a change to Over-current Active. Software clears this bit by writing a one to this bit position. Over-current Active 0 = This port does not have an over-current condition. 1 = This port currently has an over-current condition. This bit will automatically transition from a one to a zero when the over current condition is removed. The default value of this bit is '0'. Port Enable/Disable Change Default = 0. 1 = Port enabled/disabled status has changed. 0 = No change. For the root hub, this bit gets set to a one only when a port is disabled due to the appropriate conditions existing at the EOF2 point. (See, Chanter, 11, of, the, USB, Specification, for, the | | | | | | Default = 0. This bit gets set to a one when there is a change to Over-current Active. Software clears this bit by writing a one to this bit position. Over-current Active 0 = This port does not have an over-current condition. 1 = This port currently has an over-current condition. This bit will automatically transition from a one to a zero when the over current condition is removed. The default value of this bit is '0'. Port Enable/Disable Change Default = 0. 1 = Port enabled/disabled status has changed. 0 = No change. For the root hub, this bit gets set to a one only when a port is disabled due to the appropriate conditions existing at the EOF2 point. (See Chanter 11 of the USB Specification for the | | | | This field is zero if Port Power is zero. | | Over-current Active. Software clears this bit by writing a one to this bit position. Over-current Active 0 = This port does not have an over-current condition. 1 = This port currently has an over-current condition. This bit will automatically transition from a one to a zero when the over current condition is removed. The default value of this bit is '0'. Port Enable/Disable Change Default = 0. 1 = Port enabled/disabled status has changed. 0 = No change. For the root hub, this bit gets set to a one only when a port is disabled due to the appropriate conditions existing at the EOF2 point. (See, Chanter, 11, of the USB, Specification, for the | | | | Over-current Change | | 5 R/WC 0 this bit position. Over-current Active 0 = This port does not have an over-current condition. 1 = This port currently has an over-current condition. This bit will automatically transition from a one to a zero when the over current condition is removed. 4 R 0 The default value of this bit is '0'. Port Enable/Disable Change Default = 0. 1 = Port enabled/disabled status has changed. 0 = No change. For the root hub, this bit gets set to a one only when a port is disabled due to the appropriate conditions existing at the EOF2 point. (See Chanter 11 of the USB Specification for the | | | | Default = 0. This bit gets set to a one when there is a change to | | Over-current Active 0 = This port does not have an over-current condition. 1 = This port currently has an over-current condition. This bit will automatically transition from a one to a zero when the over current condition is removed. 4 R 0 The default value of this bit is '0'. Port Enable/Disable Change Default = 0. 1 = Port enabled/disabled status has changed. 0 = No change. For the root hub, this bit gets set to a one only when a port is disabled due to the appropriate conditions existing at the EOF2 point. (See, Chapter, 11, of the USB Specification, for the | | | | Over-current Active. Software clears this bit by writing a one to | | 0 = This port does not have an over-current condition. 1 = This port currently has an over-current condition. This bit will automatically transition from a one to a zero when the over current condition is removed. 4 R 0 The default value of this bit is '0'. Port Enable/Disable Change Default = 0. 1 = Port enabled/disabled status has changed. 0 = No change. For the root hub, this bit gets set to a one only when a port is disabled due to the appropriate conditions existing at the EOF2 point. (See, Chanter, 11, of the USB, Specification, for the | 5 | R/WC | 0 | this bit position. | | port currently has an over-current condition. This bit will automatically transition from a one to a zero when the over current condition is removed. 4 R 0 The default value of this bit is '0'. Port Enable/Disable Change Default = 0. 1 = Port enabled/disabled status has changed. 0 = No change. For the root hub, this bit gets set to a one only when a port is disabled due to the appropriate conditions existing at the EOF2 point (See Chapter 11 of the USB Specification for the | | | | Over-current Active | | port currently has an over-current condition. This bit will automatically transition from a one to a zero when the over current condition is removed. 4 R 0 The default value of this bit is '0'. Port Enable/Disable Change Default = 0. 1 = Port enabled/disabled status has changed. 0 = No change. For the root hub, this bit gets set to a one only when a port is disabled due to the appropriate conditions existing at the EOF2 point (See Chapter 11 of the USB Specification for the | | | / | 0 = This port does not have an over-current condition. $1 = $ This | | automatically transition from a one to a zero when the over current condition is removed. 4 R 0 The default value of this bit is '0'. Port Enable/Disable Change Default = 0. 1 = Port enabled/disabled status has changed. 0 = No change. For the root hub, this bit gets set to a one only when a port is disabled due to the appropriate conditions existing at the EOF2 point. (See Chanter 11 of the USB Specification for the | | | | | | 4 R O The default value of this bit is '0'. Port Enable/Disable Change Default = 0. 1 = Port enabled/disabled status has changed. 0 = No change. For the root hub, this bit gets set to a one only when a port is disabled due to the appropriate conditions existing at the EOF2 point. (See Chapter 11 of the USB Specification for the | | | | | | Port Enable/Disable Change Default = 0. 1 = Port enabled/disabled status has changed. 0 = No change. For the root hub, this bit gets set to a one only when a port is disabled due to the appropriate conditions existing at the EOF2 point. (See Chanter 11 of the USB Specification for the | | | | current condition is removed. | | Default = 0. 1 = Port enabled/disabled status has changed. 0 = No change. For the root hub, this bit gets set to a one only when a port is disabled due to the appropriate conditions existing at the EOF2 point. (See Chanter 11 of the USB Specification for the | 4 | R | 0 | The default value of this bit is '0'. | | No change. For the root hub, this bit gets set to a one only when a port is disabled due to the appropriate conditions existing at the EOF2 point. (See Chanter 11 of the USB Specification for the | | | | Port Enable/Disable Change | | disabled due to the appropriate conditions existing at the EOF2 | | | | - | | disabled due to the appropriate conditions existing at the EOF2 | | | | For the root hub, this bit gets set to a one only when a port is | | noint (See Chanter 11 of the USB Specification for the | | | | - , , , , | | $\sigma = \Gamma \rho M \rho \rho$ | | D/MC | | point (See Chapter 11 of the USB Specification for the | | 3 R/WC 0 definition of a Port Error). Software clears this bit by writing a | 3 | K/WC | U | definition of a Port Error). Software clears this bit by writing a | | | | | 1 to it. | |---|------|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | This field is zero if Port Power is zero. | | | | | Port Enabled/Disabled | | | | | 1=Enable, 0=Disable. Ports can only be enabled by the host controller as a part of the reset and enable. Software cannot enable a port by writing a one to this field. The host controller will only set this bit to a one when the reset sequence determines that the attached device is a high-speed device. | | | | | Ports can be disabled by either a fault condition(disconnect event or other fault condition) or by host software. Note that the bit status does not change until the port state actually changes. There may be a delay in disabling or enabling a port due to other host controller and bus events. | | | | | When the port is disabled, downstream propagation of data is blocked on this port except for reset. | | | | | The default value of this field is '0'. | | 2 | R/W | 0 | This field is zero if Port Power is zero. | | | | | Connect Status Change | | | | | 1=Change in Current Connect Status, 0=No change, Default=0. | | | | Ź | Indicates a change has occurred in the port's Current Connect Status. The host controller sets this bit for all changes to the port device connect status, even if system software has not cleared an existing connect status change. For example, the insertion status changes twice before system software has cleared the changed condition, hub hardware will be "setting" an already-set bit. Software sets this bit to 0 by writing a 1 to it. | | 1 | R/WC | 0 | This field is zero if Port Power is zero. | | | | | Current Connect Status Device is present on port when the value of this field is a one, and no device is present on port when the value of this field is a zero. This value reflects the current state of the port, and may not correspond directly to the event that caused the Connect Status Change(Bit 1) to be set. | | 0 | R | 0 | This field is zero if Port Power zero. | Note: This register is only reset by hardware or in response to a host controller reset. # 7.6.5 OHCI Register Description #### **HCREVISION REGISTER** | | | | | Register Name: HcRevision | |-----------|-------|-------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset: 0 | 0x400 | | | Default Value:0x10 | | | Read/ | Write | | | | Bit | HCD | НС | Default | Description | | 31:8 | / | / | 0x00 | Reserved | | | | | | Revision This read-only field contains the BCD representation of the version of the HCI specification that is implemented by this HC. For example, a value of 0x11 corresponds to version 1.1. All of the HC implementations that are compliant with this | | 7:0 | R | R | 0x10 | specification will have a value of 0x10. | #### **HCCONTROL REGISTER** | | | | | Register Name: HcRevision | |---------------|-------|-------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset: 0x404 | | | | Default Value:0x0 | | | Read/ | Write | | Description | | Bit | HCD | НС | Default | | | 31:11 | / | / | 0x00 | Reserved | | 10 | R/W | R | 0x0 | RemoteWakeupEnable This bit is used by HCD to enable or disable the remote wakeup feature upon the detection of upstream resume signaling. When this bit is set and the <b>ResumeDetected</b> bit in <b>HcInterruptStatus</b> is set, a remote wakeup is signaled to the host system. Setting this bit has no impact on the generation of hardware interrupt. | | | | | | RemoteWakeupConnected | | 9 | R/W | R/W | 0x0 | This bit indicates whether HC supports remote wakeup signaling. If remote wakeup is supported and used by the | | | | | | system, it is the responsibility of system firmware to set this bit during POST. HC clear the bit upon a hardware reset but does not alter it upon a software reset. Remote wakeup signaling of the host system is host-bus-specific and is not described in this specification. | |-----|-----|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8 | R/W | R | 0x0 | InterruptRouting This bit determines the routing of interrupts generated by events registered in HcInterruptStatus. If clear, all interrupt are routed to the normal host bus interrupt mechanism. If set interrupts are routed to the System Management Interrupt. HCD clears this bit upon a hardware reset, but it does not alter this bit upon a software reset. HCD uses this bit as a tag to indicate the ownership of HC. | | | | | | HostControllerFunctionalState for USB Ob USBReset Olb USBResume 10b USBOperational 11b USBSuspend A transition to USBOperational from another state causes SOF generation to begin 1 ms later. HCD may determine whether HC has begun sending SOFs by reading the StartoFrame field of HcInterruptStatus. This field may be changed by HC only when in the USBSUSPEND state. HC may move from the USBSUSPEND state to the USBRESUME state after detecting the resume signal from a downstream port. HC enters USBSUSPEND after a software reset, whereas it enters USBRESET after a hardware reset. The latter also resets the | | 7:6 | R/W | R/W | 0x0 | Root Hub and asserts subsequent reset signal to downstream ports. | | | | | | BulkListEnable This bit is set to enable the processing of the Bulk list in the next | | 5 | R/W | R | 0x0 | Frame. If cleared by HCD, processing of the Bulk list does not occur after the next SOF. HC checks this bit whenever it | | | | | | determines to process the list. When disabled, HCD may modify the list. If <i>HcBulkCurrentED</i> is pointing to an ED to be removed, HCD must advance the pointer by updating <i>HcBulkCurrentED</i> before re-enabling processing of the list. | |-----|-----|---|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | R/W | R | 0x0 | ControlListEnable This bit is set to enable the processing of the Control list in the next Frame. If cleared by HCD, processing of the Control list does not occur after the next SOF. HC must check this bit whenever it determines to process the list. When disabled, HCD may modify the list. If HcControlCurrentED is pointing to an ED to be removed, HCD must advance the pointer by updating HcControlCurrentED before re-enabling processing of the list. | | | | | | IsochronousEnable This bit is used by HCD to enable/disable processing of isochronous EDs. While processing the periodic list in a Frame, HC checks the status of this bit when it finds an Isochronous ED (F=1). If set (enabled), HC continues processing the EDs. If cleared (disabled), HC halts processing of the periodic list (which now contains only isochronous EDs) and begins processing the Bulk/Control lists. Setting this bit is guaranteed to take effect in the next Frame | | 3 | R/W | R | 0x0 | (not the current Frame). | | 2 | R/W | R | 0x0 | PeriodicListEnable This bit is set to enable the processing of periodic list in the next Frame. If cleared by HCD, processing of the periodic list does not occur after the next SOF. HC must check this bit before it starts processing the list. | | | | | | ControlBulkServiceRatio This specifies the service ratio between Control and Bulk EDs. Before processing any of the nonperiodic lists, HC must compare the ratio specified with its internal count on how many nonempty Control EDs have been processed, in determining whether to continue serving another Control ED or switching to Bulk EDs. The internal count will be retained when crossing the frame boundary. In case of reset, HCD is responsible for restoring this value. | | 1:0 | R/W | R | 0x0 | CBSR No. of Control EDs Over Bulk EDs Served | | 0 | 1:1 | |-----------|------------------| | 1 | 2:1 | | 2 | 3:1 | | 3 | 4:1 | | The defau | It value is 0x0. | #### **HCCOMMANDSTATUS REGISTER** | | | | | Register Name: HcCommandStatus | |---------|-------|-------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset: | 0x408 | | | Default Value:0x0 | | | Read/ | Write | | 7 | | Bit | HCD | НС | Default | Description | | 31:18 | / | / | 0x0 | Reserved | | 17:16 | R | R/W | 0x0 | SchedulingOverrunCount These bits are incremented on each scheduling overrun error. It is initialized to 00b and wraps around at 11b. This will be incremented when a scheduling overrun is detected even if SchedulingOverrun in HcInterruptStatus has already been set. This is used by HCD to monitor any persistent scheduling problem. | | 15:4 | / | / | 0x0 | Reserved | | 3 | R/W | R/W | 0x0 | OwershipChangeRequest This bit is set by an OS HCD to request a change of control of the HC. When set HC will set the <b>OwnershipChange</b> field in <i>HcInterruptStatus</i> . After the changeover, this bit is cleared and remains so until the next request from OS HCD. | | | | | | BulklListFilled This bit is used to indicate whether there are any TDs on the Bulk list. It is set by HCD whenever it adds a TD to an ED in the Bulk list. When HC begins to process the head of the Bulk list, it checks BLF. As long as <b>BulkListFilled</b> is 0, HC will not start processing the Bulk list. If <b>BulkListFilled</b> is 1, HC will start processing the | | 2 | R/W | R/W | 0x0 | Bulk list and will set BF to 0. If HC finds a TD on the list, then HC will set <b>BulkListFilled</b> to 1 causing the Bulk list processing to | | | | | | continue. If no TD is found on the Bulk list, and if HCD does not | |---|-----|-----|-----|--------------------------------------------------------------------------------| | | | | | set <b>BulkListFilled</b> , then <b>BulkListFilled</b> will still be 0 when HC | | | | | | completes processing the Bulk list and Bulk list processing will | | | | | | stop. | | | | | | | | | | | | ControlListFilled | | | | | | This bit is used to indicate whether there are any TDs on the | | | | | | Control list. It is set by HCD whenever it adds a TD to an ED in | | | | | | the Control list. | | | | | | the Control list. | | | | | | When HC begins to process the head of the Control list, it | | | | | | checks CLF. As long as <b>ControlListFilled</b> is 0, HC will not start | | | | | | processing the Control list. If CF is 1, HC will start processing | | | | | | the Control list and will set <b>ControlListFilled</b> to 0. If HC finds a | | | | | | TD on the list, then HC will set <b>ControlListFilled</b> to 1 causing | | | | | | | | | | | | the Control list processing to continue. If no TD is found on the | | | | | | Control list, and if the HCD does not set <b>ControlListFilled</b> , then | | | | | | ControlListFilled will still be 0 when HC completes processing | | 1 | R/W | R/W | 0x0 | the Control list and Control list processing will stop. | | | | | | HostControllerReset | | | | | | | | | | | | This bit is by HCD to initiate a software reset of HC. Regardless | | | | | | of the functional state of HC, it moves to the USBSuspend state | | | | | | in which most of the operational registers are reset except | | | | | | those stated otherwise; e.g, the InteruptRouting field of | | | | | | HcControl, and no Host bus accesses are allowed. This bit is | | | | | | cleared by HC upon the completion of the reset operation. The | | | | | | reset operation must be completed within 10 ms. This bit, | | | | | | | | | | | | when set, should not cause a reset to the Root Hub and no | | | | | ./ | subsequent reset signaling should be asserted to its | | 0 | R/W | R/E | 0x0 | downstream ports. | | | | | | | #### **HCINTERRUPTSTATUS REGISTER** | | | | | Register Name: HcInterruptStatus | |---------------|-------|-------|---------|----------------------------------| | Offset: 0x40c | | | | Default Value:0x00 | | | Read/ | Write | | | | Bit | HCD | НС | Default | Description | | 31:7 | 1 | 1 | 0x0 | Reserved | | 6 | R/W | R/W | 0x0 | RootHubStatusChange | | | | | 0x1? | This bit is set when the content of <i>HcRhStatus</i> or the content of any of <i>HcRhPortStatus</i> [ <b>NumberofDownstreamPort</b> ] has changed. | |---|-----|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | FrameNumberOverflow | | 5 | R/W | R/W | 0x0 | This bit is set when the MSb of <i>HcFmNumber</i> (bit 15) changes value, from 0 to 1 or from 1 to 0, and after <i>HccaFrameNumber</i> has been updated. | | | | | | UnrecoverableError | | 4 | R/W | R/W | 0x0 | This bit is set when HC detects a system error not related to USB. HC should not proceed with any processing nor signaling before the system error has been corrected. HCD clears this bit after HC has been reset. | | | | | | ResumeDetected | | 3 | R/W | R/W | 0x0 | This bit is set when HC detects that a device on the USB is asserting resume signaling. It is the transition from no resume signaling to resume signaling causing this bit to be set. This bit is not set when HCD sets the USBRseume state. | | | | | | StartofFrame | | 2 | R/W | R/W | 0x0 | This bit is set by HC at each start of frame and after the update of HccaFrameNumber. HC also generates a SOF token at the same time. | | | | | | WritebackDoneHead | | | | | | This bit is set immediately after HC has written HcDoneHead to | | 1 | R/W | R/W | 0x0 | HccaDoneHead. Further updates of the HccaDoneHead will not occur until this bit has been cleared. HCD should only clear this bit after it has saved the content of HccaDoneHead. | | | | | | SchedulingOverrun | | | | | | This bit is set when the USB schedule for the current Frame overruns and after the update of <i>HccaFrameNumber</i> . A scheduling overrun will also cause the <b>SchedulingOverrunCount</b> of <i>HcCommandStatus</i> to be | | 0 | R/W | R/W | 0x0 | Incremented. | #### **HCINTERRUPTENABLE REGISTER** | Offset: 0x410 | Register Name: HcInterruptEnable Register | | |---------------|-------------------------------------------|--| | | | | | | | | | Default Value: 0x0 | |------|-------|-------|---------|---------------------------------------------------------------------------------------------------------------------------------| | | Read/ | Write | | | | Bit | HCD | НС | Default | Description | | | | | | MasterInterruptEnable | | | | | | A '0' writtern to this field is ignored by HC. A '1' written to this | | | | | | field enables interrupt generation due to events specified in<br>the other bits of this register. This is used by HCD as Master | | 31 | R/W | R | 0x0 | Interrupt Enable. | | 30:7 | / | / | 0x0 | Reserved | | | | | | RootHubStatusChange Interrupt Enable | | | | | | 0 Ignore; | | | | | | 1 Enable interrupt generation due to Root Hub Status | | 6 | R/W | R | 0x0 | Change; | | | | | | FrameNumberOverflow Interrupt Enable | | | | | | 0 Ignore; | | | | | | 1 Enable interrupt generation due to Frame Number | | | | | | Over Flow; | | 5 | R/W | R | 0x0 | | | | | | | UnrecoverableError Interrupt Enable | | | | | | 0 Ignore; | | | | | | 1 Enable interrupt generation due to Unrecoverable | | 4 | R/W | R | 0x0 | Error; | | | | | | ResumeDetected Interrupt Enable | | | | | | 0 Ignore; | | 3 | R/W | R | 0x0 | 1 Enable interrupt generation due to Resume Detected; | | | | | | StartofFrame Interrupt Enable | | | | | | 0 Ignore; | | 2 | R/W | R | 0x0 | 1 Enable interrupt generation due to Start of Flame; | | | | | | WritebackDoneHead Interrupt Enable | | 1 | R/W | R | 0x0 | 0 Ignore; | | | | | | 1 | Enable interrupt generation due to Write back Done Head; | |---|-----|---|-----|-------|----------------------------------------------------------| | | | | | Scheo | dulingOverrun Interrupt Enable Ignore; | | | | | | 1 | Enable interrupt generation due to Scheduling | | 0 | R/W | R | 0x0 | | Overrun; | #### **HCINTERRUPTDISABLE REGISTER** | | | | | Register Name: HcInterruptDisable Register | |---------------|-------|-------|---------|---------------------------------------------------------------------| | | | | | Register Name. ncimerrupiDisable Register | | Offset: 0x414 | | | | Default Value: 0x0 | | | Read/ | Write | | | | Bit | HCD | НС | Default | Description | | | | | | MasterInterruptEnable | | | | | | A written '0' to this field is ignored by HC. A '1' written to this | | | | | | field disables interrupt generation due events specified in the | | | | | | other bits of this register. This field is set after a hardware or | | 31 | R/W | R | 0x0 | software reset. | | 30:7 | / | / | 0x00 | Reserved | | | | | | RootHubStatusChange Interrupt Disable | | | | | | 0 Ignore; | | | | | | 1 Disable interrupt generation due to Root Hub Status | | 6 | R/W | R | 0x0 | Change; | | | | | | FrameNumberOverflow Interrupt Disable | | | | | | 0 Ignore; | | | | | | 1 Disable interrupt generation due to Frame Number | | 5 | R/W | R | 0x0 | Over Flow; | | | | | 7 | UnrecoverableError Interrupt Disable | | | | | | 0 Ignore; | | | | | | 1 Disable interrupt generation due to Unrecoverable | | 4 | R/W | R | 0x0 | Error; | | 3 | R/W | R | 0x0 | ResumeDetected Interrupt Disable | | | | | | 0 Ignore; | |---|-----|---|-----|--------------------------------------------------------| | | | | | 1 Disable interrupt generation due to Resume Detected; | | | | | | StartofFrame Interrupt Disable | | | | | | 0 Ignore; | | 2 | R/W | R | 0x0 | 1 Disable interrupt generation due to Start of Flame; | | | | | | WritebackDoneHead Interrupt Disable | | | | | | 0 Ignore; | | | | | | 1 Disable interrupt generation due to Write back Done | | 1 | R/W | R | 0x0 | Head; | | | | | | SchedulingOverrun Interrupt Disable | | | | | | 0 Ignore; | | | | | | 1 Disable interrupt generation due to Scheduling | | 0 | R/w | R | 0x0 | Overrun; | #### **HCHCCA REGISTER** | | | | | Register Name: HcHCCA | |---------|-------|-------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset: | 0x418 | | | Default Value:0x0 | | | Read/ | Write | | | | Bit | HCD | НС | Default | Description | | 31:8 | R/W | R | 0x0 | HCCA[31:8] This is the base address of the Host Controller Communication Area. This area is used to hold the control structures and the Interrupt table that are accessed by both the Host Controller and the Host Controller Driver. | | 7:0 | R | R | 0x0 | HCCA[7:0] The alignment restriction in HcHCCA register is evaluated by examining the number of zeros in the lower order bits. The minimum alignment is 256 bytes, therefore, bits 0 through 7 must always return 0 when read. | #### **HCPERIODCURRENTED REGISTER** | | | | | Register Name: HcPeriodCurrentED(PCED) | |-----------|-------|-------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset: ( | 0x41c | | | Default Value: 0x0 | | | Read/ | Write | | | | Bit | HCD | НС | Default | Description | | | | | | PCED[31:4] | | 31:4 | R | R/W | 0x0 | This is used by HC to point to the head of one of the Periodec list which will be processed in the current Frame. The content of this register is updated by HC after a periodic ED has been processed. HCD may read the content in determining which ED is currently being processed at the time of reading. | | 3:0 | R | R | 0x0 | PCED[3:0] Because the general TD length is 16 bytes, the memory structure for the TD must be aligned to a 16-byte boundary. So the lower bits in the PCED, through bit 0 to bit 3 must be zero in this field. | #### **HCCONTROLHEADED REGISTER** | | | | | Register Name: HcControlHeadED[CHED] | |-----------|-------|-------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset: 0 | )x420 | | | Default Value: 0x0 | | | Read/ | Write | | | | Bit | HCD | НС | Default | Description | | | | | | EHCD[31:4] | | | | | | The HcControlHeadED register contains the physical address of the first | | 31:4 | R/W | R | 0x0 | Endpoint Descriptor of the Control list. HC traverse the Control list starting with the HcControlHeadED pointer. The content is loaded from HCCA during the initialization of HC. | | 3:0 | R | R | 0x0 | EHCD[3:0] Because the general TD length is 16 bytes, the memory structure for the TD must be aligned to a 16-byte boundary. So the lower bits in the PCED, through bit 0 to bit 3 must be zero in this field. | #### **HCCONTROLCURRENTED REGISTER** | | | | | Register Name: HcControlCurrentED[CCED] | |-----------|-------|-------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset: 0 | 0x424 | | | Default Value: 0x0 | | | Read/ | Write | | | | Bit | HCD | НС | Default | Description | | | | | | CCED[31:4] | | 31:4 | R/W | R/W | 0x0 | The pointer is advanced to the next ED after serving the present one. HC will continue processing the list from where it left off in the last Frame. When it reaches the end of the Control list, HC checks the ControlListFilled of in HcCommandStatus. If set, it copies the content of HcControlHeadED to HcControlCurrentED and clears the bit. If not set, it does nothing. HCD is allowed to modify this register only when the ControlListEnable of HcControl is cleared. When set, HCD only reads the instantaneous value of this register. Initially, this is set to zero to indicate the end of the Control list. | | | | | | CCED[3:0] Because the general TD length is 16 bytes, the memory structure for the TD must be aligned to a 16-byte boundary. So the lower bits in the PCED, through bit 0 to bit 3 must be zero | | 3:0 | R | R | 0x0 | in this field. | # HCBULKHEADED REGISTER | | | | | Register Name: HcBulkHeadED[BHED] | |-----------|------------|----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset: 0 | )x428 | | | Default Value: 0x0 | | | Read/Write | | | | | Bit | HCD | НС | Default | Description | | 31:4 | R/W | R | 0x0 | BHED[31:4] The HcBulkHeadED register contains the physical address of the first Endpoint Descriptor of the Bulk list. HC traverses the Bulk list starting with the HcBulkHeadED pointer. The content is loaded from HCCA during the initialization of HC. | | 3:0 | R | R | 0x0 | BHED[3:0] | | Because the general TD length is 16 bytes, the memory | |-----------------------------------------------------------------| | structure for the TD must be aligned to a 16-byte boundary. So | | the lower bits in the PCED, through bit 0 to bit 3 must be zero | | in this field. | | | #### **HCBULKCURRENTED REGISTER** | | | | | Register Name: HcBulkCurrentED [BCED] | |-----------|-------|-------|---------|-----------------------------------------------------------------------| | Offset: ( | 0x42c | | | Default Value: 0x00 | | | Read/ | Write | | | | Bit | HCD | НС | Default | Description | | | | | | BulkCurrentED[31:4] | | | | | | This is advanced to the next ED after the HC has served the | | | | | | present one. HC continues processing the list from where it | | | | | | left off in the last Frame. When it reaches the end of the Bulk | | | | | | list, HC checks the <b>ControlListFilled</b> of HcControl. If set, it | | | | | | copies the content of HcBulkHeadED to HcBulkCurrentED and | | | | | | clears the bit. If it is not set, it does nothing. HCD is only | | | | | | allowed to modify this register when the <b>BulkListEnable</b> of | | | | | | HcControl is cleared. When set, the HCD only reads the | | | | | | instantaneous value of this register. This is initially set to zero | | 31:4 | R/W | R/W | 0x0 | to indicate the end of the Bulk list. | | | | | | BulkCurrentED [3:0] | | | | | | Because the general TD length is 16 bytes, the memory | | | | | | structure for the TD must be aligned to a 16-byte boundary. So | | | | | ./ | the lower bits in the PCED, through bit 0 to bit 3 must be zero | | 3:0 | R | R | 0x0 | in this field. | #### **HCDONEHEAD REGISTER** | | | | | Register Name: HcDoneHead | |---------------|------------|-----|---------|--------------------------------------------------| | Offset: 0x430 | | | | Default Value: 0x00 | | | Read/Write | | | | | Bit | HCD | нс | Default | Description | | | | | | HcDoneHead[31:4] | | 31:4 | R | R/W | 0x0 | When a TD is completed, HC writes the content of | | | | | | HcDoneHead to the NextTD field of the TD. HC then overwrites the content of HcDoneHead with the address of this TD. This is set to zero whenever HC writes the content of this register to HCCA. It also sets the WritebackDoneHead of HcInterruptStatus. | |-----|---|---|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | R | R | 0x0 | HcDoneHead[3:0] Because the general TD length is 16 bytes, the memory structure for the TD must be aligned to a 16-byte boundary. So the lower bits in the PCED, through bit 0 to bit 3 must be zero in this field. | #### **HCFMINTERVAL REGISTER** | | | | | Register Name: HcFmInterval Register | |-----------|-------|-------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset: 0 | )x434 | | | Default Value: 0x2EDF | | | Read/ | Write | | | | Bit | HCD | НС | Default | Description | | | | | | FrameIntervalToggler | | | | | | HCD toggles this bit whenever it loads a new value to | | 31 | R/W | R | 0x0 | FrameInterval. | | | | | | FSLargestDataPacket | | 30:16 | R/W | R | 0x0 | This field specifies a value which is loaded into the Largest Data Packet Counter at the beginning of each frame. The counter value represents the largest amount of data in bits which can be sent or received by the HC in a single transaction at any given time without causing scheduling overrun. The field value is calculated by the HCD. | | 15:14 | / | 1 | 0x0 | Reserved | | | | | | FrameInterval This specifies the interval between two consecutive SOFs in bit times. The nominal value is set to be 11,999. HCD should store the current value of this field before resetting HC. By setting the HostControllerReset field of HcCommandStatus as this will cause the HC to reset this field to its nominal value. HCD may choose to restore the stored value upon the completion of the | | 13:0 | R/W | R | 0x2edf | Reset sequence. | ### **HCFMREMAINING REGISTER** | | | | | Register Name: HcFmRemaining | |-----------|---------------|-------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset: ( | Offset: 0x438 | | | Default Value: 0x0 | | | Read/ | Write | | | | Bit | HCD | НС | Default | Description | | | | | | FrameRemaining Toggle | | | | | | This bit is loaded from the <b>FrameIntervalToggle</b> field of <i>HcFmInterval</i> whenever <b>FrameRemaining</b> reaches 0. This bit is used by HCD for the synchronization between <b>FrameInterval</b> | | 31 | R | R/W | 0x0 | and FrameRemaining. | | 30:14 | / | / | 0x0 | Reserved | | 13:0 | R | RW | 0x0 | FramRemaining This counter is decremented at each bit time. When it reaches zero, it is reset by loading the FrameInterval value specified in HcFmInterval at the next bit time boundary. When entering the USBOPERATIONAL state, HC re-loads the content with the FrameInterval of HcFmInterval and uses the updated value from the next SOF. | ### **HCFMNUMBER REGISTER** | | | | | Register Name: HcFmNumber | |---------|---------------|-------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset: | Offset: 0x43c | | | Default Value:0x0 | | | Read/ | Write | | | | Bit | HCD | НС | Default | Description | | 31:16 | | | 7 | Reserved | | 15:0 | R | R/W | 0x0 | FrameNumber This is incremented when <i>HcFmRemaining</i> is re-loaded. It will be rolled over to 0x0 after 0x0ffff. When entering the USBOPERATIONAL state, this will be incremented automatically. The content will be written to HCCA after HC has incremented the <b>FrameNumber</b> at each frame boundary and sent a SOF but before HC reads the first ED in that Frame. After writing to HCCA, HC will set the <b>StartofFrame</b> in <i>HcInterruptStatus</i> . | ### **HCPERIODICSTART REGISTER** | | | | | Register Name: HcPeriodicStatus | |-----------|-------|-------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset: ( | 0x440 | | | Default Value: 0x0 | | | Read/ | Write | | | | Bit | HCD | НС | Default | Description | | 31:14 | | | | Reserved | | | | | | PeriodicStart After a hardware reset, this field is cleared. This is then set by HCD during the HC initialization. The value is calculated roughly as 10% off from <i>HcFmInterval</i> . A typical value will be 0x2A3F (0x3e67??). When <i>HcFmRemaining</i> reaches the value specified, processing of the periodic lists will have priority over Control/Bulk processing. HC will therefore start processing the Interrupt list after completing the current Control or Bulk | | 13:0 | R/W | R | 0x0 | transaction that is in progress. | ### **HCLSTHRESHOLD REGISTER** | | | | | Register Name: HcLSThreshold | |---------|---------------|-------|---------|-------------------------------------------------------------------| | Offset: | Offset: 0x444 | | | Default Value: 0x0628 | | | Read/ | Write | | | | Bit | HCD | НС | Default | Description | | 31:12 | | | Á | Reserved | | | | | | LSThreshold This field contains a value which is compared to the | | | | | | FrameRemaining field prior to initiating a Low Speed | | | | | | transaction. The transaction is started only if FrameRemaining | | | | | | <sup>3</sup> this field. The value is calculated by | | | | | | HCD with the consideration of transmission and setup | | 11:0 | R/W | R | 0x0628 | overhead. | ### **HCRHDESCRIPTORA REGISTER** | | | | | Register Name: HcRhDescriptorA | | |-----------|---------------|-------|---------|---------------------------------------------------------------------------------------------------------------------------------------|--| | Offset: ( | Offset: 0x448 | | | Default Value: | | | | Read/ | Write | | | | | Bit | HCD | НС | Default | Description | | | | | | | PowerOnToPowerGoodTime[POTPGT] | | | | | | | This byte specifies the duration HCD has to wait before | | | | | | | accessing a powered-on port of the Root Hub. It is implementation-specific. The unit of time is 2 ms. The duration | | | 31:24 | R/W | R | 0x2 | is calculated as POTPGT * 2ms. | | | 23:13 | | | | Reserved | | | | | | | NoOverCurrentProtection | | | | | | | This bit describes how the overcurrent status for the Root Hub | | | | | | | ports are reported. When this bit is cleared, the<br>OverCurrentProtectionMode field specifies global or per-port | | | | | | | reporting. | | | | | | | O Over-current status is reported collectively for all | | | | | | | downstream ports. | | | 12 | R/W | R | 1 | 1 No overcurrent protection supported. | | | | | | | OverCurrentProtectionMode | | | | | | | This bit describes how the overcurrent status for the Root Hub | | | | | | | ports are reported. At reset, these fields should reflect the same mode as <b>PowerSwitchingMode</b> . This field is valid only if | | | | | | | the NoOverCurrentProtection field is cleared. | | | | | | | O Over-current status is reported collectively for all | | | | | | | downstream ports. | | | 11 | R/W | R | 0 | 1 Over-current status is reported on per-port basis. | | | | | | | Device Type | | | | | | | This bit specifies that the Root Hub is not a compound device. | | | 10 | R | R | 0x0 | The Root Hub is not permitted to be a compound device. This field should always read/write 0. | | | | | | | PowerSwitchingMode | | | 9 | R/W | R | 1 | This bit is used to specify how the power switching of the Root<br>Hub ports is controlled. It is implementation-specific. This field | | | | | | | is only valid if the <b>NoPowerSwitching</b> field is cleared. | |-----|-----|---|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | 0 All ports are powered at the same time. | | | | | | 1 Each port is powered individually. This mode allows port power to be controlled by either the global switch or per-port switching. If the PortPowerControlMask bit is set, the port responds only to port power commands (Set/ClearPortPower). If the port mask is cleared, then the port is controlled only by the global power switch (Set/ClearGlobalPower). | | | | | | NoPowerSwithcing These bits are used to specify whether power switching is supported or ports are always powered. It is implementation-specific. When this bit is cleared, the PowerSwitchingMode specifies global or per-port switching. O Ports are power switched. | | 8 | R/W | R | 0 | Ports are always powered on when the HC is powered on. | | 7:0 | R | R | 0x01 | NumberDownstreamPorts These bits specify the number of downstream ports supported by the Root Hub. It is implementation-specific. The minimum number of ports is 1. The maximum number of ports supported. | # HCRHDESCRIPTORB REGISTER | | | | Á | Register Name: HcRhDescriptorB Register | |---------|------------|-----|---------|--------------------------------------------------------------------| | Offset: | Ох44с | | | Default Value: | | | Read/Write | | | | | Bit | HCD | НС | Default | Description | | | | | | PortPowerControlMask | | | | | | Each bit indicates if a port is affected by a global power control | | | | ١ | | command when <b>PowerSwitchingMode</b> is set. When set, the | | | | ) | | port's power state is only affected by per-port power control | | | | | | (Set/ClearPortPower). When cleared, the port is controlled by | | 31:16 | R/W | R | 0x0 | the global power switch (Set/ClearGlobalPower). If the device | | 31.10 | n/ VV | l v | UXU | is configured to global switching mode (PowerSwitchingMode | | | | | | = 0 ), th | is field is not valid. | |------|-----|---|-----|-----------|---------------------------------------------------------| | | | | | - 7, 511 | | | | | | | Bit0 | Reserved | | | | | | Bit1 | Ganged-power mask on Port #1. | | | | | | Bit2 | Ganged-power mask on Port #2. | | | | | | | | | | | | | Bit15 | Ganged-power mask on Port #15. | | | | | | DeviceR | Removable | | | | | | Each bit | t is dedicated to a port of the Root Hub. When cleared, | | | | | | the atta | ached device is removable. When set, the attached | | | | | | device is | s not removable. | | | | | | Bit0 | Reserved | | | | | | Bit1 | Device attached to Port #1. | | | | | | Bit2 | Device attached to Port #2. | | | | | | | | | 15:0 | R/W | R | 0x0 | Bit15 | Device attached to Port #15. | ### **HCRHSTATUS REGISTER** | | | | | Register Name: HcRhStatus Register | |-----------|---------------|-------|---------|------------------------------------------------------------------| | Offset: ( | Offset: 0x450 | | | Default Value: | | | Read/ | Write | | | | Bit | HCD | НС | Default | Description | | | | / | - | (write)ClearRemoteWakeupEnable | | | | | | Write a '1' clears <b>DeviceRemoteWakeupEnable.</b> Write a '0' | | 31 | W R 0 | | 0 | has no effect. | | 30:18 | / | 1 | 0x0 | Reserved | | | | 1 | | OverCurrentIndicatorChang | | | | | | This bit is set by hardware when a change has occurred to the | | | | | | OverCurrentIndicator field of this register. The HCD clears this | | 17 | R/W | R | 0 | bit by writing a '1'.Writing a '0' has no effect. | | | | | | (read)LocalPowerStartusChange | |------|--------|--------|-----|-----------------------------------------------------------------------------------------------------------------------| | | | | | The Root Hub does not support the local power status features, thus, this bit is always read as '0'. | | | | | | (write)SetGlobalPower | | | | | | In global power mode ( <b>PowerSwitchingMode</b> =0), This bit is written to '1' to turn on power to all ports (clear | | | | | | PortPowerStatus). In per-port power mode, it sets | | 16 | D /\A/ | D. | 0.0 | PortPowerStatus only on ports whose PortPowerControlMask | | 16 | R/W | R | 0x0 | bit is not set. Writing a '0' has no effect. | | | | | | (read)DeviceRemoteWakeupEnable This bit enables a <b>ConnectStatusChange</b> bit as a resume event, | | | | | | causing a USBSUSPEND to USBRESUME state transition and | | | | | | setting the <b>ResumeDetected</b> interrupt. | | | | | | 0 ConnectStatusChange is not a remote wakeup event. | | | | | | 1 ConnectStatusChange is a remote wakeup event. | | | | | | | | | | | | (write)SetRemoteWakeupEnable | | | | | | Writing a '1' sets DeviceRemoveWakeupEnable. Writing a '0' | | 15 | R/W | R | 0x0 | has no effect. | | 14:2 | | | | Reserved | | | | | | OverCurrentIndicator | | | | | | This bit reports overcurrent conditions when the global | | | | | ./ | reporting is implemented. When set, an overcurrent condition | | | | | | exists. When cleared, all power operations are normal. | | 1 | R | R/W | 0x0 | If per-port overcurrent protection is implemented this bit is always '0' | | | " | 11,700 | 0.0 | · | | | | | | (Read)LocalPowerStatus | | | | | | When read, this bit returns the LocalPowerStatus of the Root | | | | | | Hub. The Root Hub does not support the local power status feature; thus, this bit is always read as '0'. | | | | | | (Write)ClearGlobalPower | | | | | | When write, this bit is operated as the ClearGlobalPower. In | | | | | | global power mode ( <b>PowerSwitchingMode</b> =0), This bit is | | 0 | R/W | R | 0x0 | written to '1' to turn off power to all ports (clear | | | | | | PortPowerStatus). In per-port power mode, it clears | | | PortPowerStatus only on ports whose PortPowerControlMask | |--|----------------------------------------------------------| | | bit is not set. Writing a '0' has no effect. | ### **HCRHPORTSTATUS REGISTER** | | | | | Register Name: HcRhPortStatus | | | |---------|---------------|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Offset: | Offset: 0x454 | | | Default Value: 0x100 | | | | | Read/Write | | | | | | | Bit | HCD | НС | Default | Description | | | | 31:21 | / | / | 0x0 | Reserved | | | | | | | | PortResetStatusChange | | | | | | | | This bit is set at the end of the 10-ms port reset signal. The HCD writes a '1' to clear this bit. Writing a '0' has no effect. | | | | | | | | 0 port reset is not complete | | | | 20 | R/W | R/W | 0x0 | 1 port reset is complete | | | | | | | | PortOverCurrentIndicatorChange This bit is valid only if overcurrent conditions are reported on a per-port basis. This bit is set when Root Hub changes the PortOverCurrentIndicator bit. The HCD writes a '1' to clear this bit. Writing a '0' has no effect. On change in PortOverCurrentIndicator | | | | 19 | R/W | R/W | 0x0 | 1 PortOverCurrentIndicator has changed | | | | | | | 5 | PortSuspendStatusChange This bit is set when the full resume sequence has been completed. This sequence includes the 20-s resume pulse, LS EOP, and 3-ms resychronization delay. The HCD writes a '1' to clear this bit. Writing a '0' has no effect. This bit is also cleared when ResetStatusChange is set. O resume is not completed | | | | 18 | R/W | R/W | 0x0 | 1 resume completed | | | | 17 | R/W | R/W | 0x0 | PortEnableStatusChange This bit is set when hardware events cause the | | | | | | | | PortEnableStatus bit to be cleared. Changes from HCD writes | |-------|-----|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------| | | | | | do not set this bit. The HCD writes a '1' to clear this bit. Writing | | | | | | a '0' has no effect. | | | | | | 0 no change in PortEnableStatus | | | | | | 1 change in PortEnableStatus | | | | | | ConnectStatusChange | | | | | | This bit is set whenever a connect or disconnect event occurs. The HCD writes a '1' to clear this bit. Writing a '0' has no effect. If | | | | | | CurrentConnectStatus is cleared when a | | | | | | SetPortReset,SetPortEnable, or SetPortSuspend write occurs, this bit is set to force the driver to re-evaluate the connection | | | | | | status since these writes should not occur if the port is | | | | | | disconnected. | | | | | | 0 no change in PortEnableStatus | | | | | | 1 change in PortEnableStatus | | | | | | | | | | | | Note: If the <b>DeviceRemovable[NDP]</b> bit is set, this bit is set only | | | | | | after a Root Hub reset to inform the system that the device is | | 16 | R/W | R/W | 0x0 | attached. | | 15:10 | / | / | 0x0 | Reserved | | | | | | (read)LowSpeedDeviceAttached | | | | | | This bit indicates the speed of the device attached to this port. | | | | | | When set, a Low Speed device is attached to this port. When | | | | | | clear, a Full Speed device is attached to this port. This field is | | | | / | | valid only when the <b>CurrentConnectStatus</b> is set. | | | | | | 0 full speed device attached | | | | | | 1 low speed device attached | | | | | | | | | | ) | | (write)ClearPortPower | | | | | | The HCD clears the <b>PortPowerStatus</b> bit by writing a '1' to this | | 9 | R/W | R/W | - | bit. Writing a '0' has no effect. | | | | | | (read)PortPowerStatus | |-----|-----|-----|----------|-----------------------------------------------------------------------| | | | | | This bit reflects the port's power status, regardless of the type | | | | | | of power switching implemented. This bit is cleared if an | | | | | | overcurrent condition is detected. HCD sets this bit by writing | | | | | | SetPortPower or SetGlobalPower. HCD clears this bit by | | | | | | writing ClearPortPower or ClearGlobalPower. Which power | | | | | | control switches are enabled is determined by | | | | | | | | | | | | | | | | | | | | | | | | switching mode( <b>PowerSwitchingMode</b> =0), only | | | | | | Set/ClearGlobalPower controls | | | | | | this bit. In per-port power switching | | | | | | (PowerSwitchingMode=1), if the | | | | | | PortPowerControlMask[NDP] bit for the port is set, only | | | | | | | | | | | | Set/ClearPortPower commands are enabled. If the mask is not | | | | | | set, only <b>Set/ClearGlobalPower</b> commands are enabled. When | | | | | | port power is disabled, CurrentConnectStatus, | | | | | | PortEnableStatus, PortSuspendStatus, and PortResetStatus | | | | | | should be reset. | | | | | | 0 port power is off | | | | | | 1 port power is on | | | | | | | | | | | | ( " ) ( ) ( ) | | | | | | (write)SetPortPower | | | | | | The HCD writes a '1' to set the <b>PortPowerStatus</b> bit. Writing a | | | | | | '0' has no effect. | | | | | | | | | | | 4 | | | | | | | Note: This bit is always reads '1b' if power switching is not | | 8 | R/W | R/W | 0x1 | supported. | | 7:5 | / | 1 | 0x0 | Reserved | | | | | | | | | | | | (read)PortResetStatus | | | | | <b>,</b> | When this bit is set by a write to <b>SetPortReset</b> , port reset | | | | | | signaling is asserted. When reset is completed, this bit is | | | | 1 | | cleared when <b>PortResetStatusChange</b> is set. This bit cannot be | | | | | | set if | | | | | | | | | | | | CurrentConnectStatus is cleared. | | 4 | R/W | R/W | 0x0 | 0 port reset signal is not active | | | • | | • | · | | | | | | 1 | port reset signal is active | |---|-----|-----|-----|---------------|---------------------------------------------------------------------------------------------------------------------------------| | | | | | | | | | | | | (write | )SetPortReset | | | | | | | CD sets the port reset signaling by writing a '1' to this bit. | | | | | | | ng a '0' has no effect. If <b>CurrentConnectStatus</b> is cleared, write does not set <b>PortResetStatus</b> , but instead sets | | | | | | | ectStatusChange. This informs the driver that it | | | | | | attem | pted to reset a disconnected port. | | | | | | (read) | PortOverCurrentIndicator | | | | | | This b | it is only valid when the Root Hub is configured in such a | | | | | | - | hat overcurrent conditions are reported on a per-port | | | | | | | If per-port overcurrent reporting is not supported, this set to 0. If cleared, all power operations are normal for | | | | | | | ort. If set, an overcurrent condition exists on this port. | | | | | | This b | it always reflects the overcurrent input signal. | | | | | | 0 | no overcurrent condition. | | | | | | 1 | overcurrent condition detected. | | | | | | | | | | | | | (write | )Clear Suspend Status | | | | | | The H | CD writes a '1' to initiate a resume. Writing a '0' has no | | 3 | R/W | R/W | 0x0 | effect | . A resume is initiated only if <b>PortSuspendStatus</b> is set. | | | | | | (read) | PortSuspendStatus | | | | | | | oit indicates the port is suspended or in the resume | | | | | | seque<br>when | nce. It is set by a <b>SetSuspendState</b> write and cleared | | | | | | | versendStatusChange is set at the and of the resume | | | | | | | uspendStatusChange is set at the end of the resume al. This bit cannot be set if CurrentConnectStatus is | | | | | | cleare | d. This bit is also cleared when PortResetStatusChange is | | | | | | * | the end of the port reset or when the HC is placed in the | | | | | | | ESUME state. If an upstream resume is in progress, it propagate to the HC. | | | | | | 0 | port is not suspended | | | | ) | | | | | | | | | 1 | port is suspended | | | D 4 | D 4 | 00 | <i>t.</i> | AS-AB-AS-AS-AS-AS-AS-AS-AS-AS-AS-AS-AS-AS-AS- | | 2 | R/W | R/W | 0x0 | (write | )SetPortSuspend | | | | | | The HCD sets the <b>PortSuspendStatus</b> bit by writing a '1' to this | |---|-----|-----|-----|--------------------------------------------------------------------------------| | | | | | bit. Writing a '0' has no effect. If CurrentConnectStatus is | | | | | | cleared, this write does not set <b>PortSuspendStatus</b> ; instead it | | | | | | sets ConnectStatusChange. This informs the driver that it | | | | | | attempted to suspend a disconnected port. | | | | | | (read)PortEnableStatus | | | | | | This bit indicates whether the port is enabled or disabled. The | | | | | | Root Hub may clear this bit when an overcurrent condition, | | | | | | disconnect event, switched-off power, or operational bus error | | | | | | such as babble is detected. This change also causes | | | | | | PortEnabledStatusChange to be set. HCD sets this bit by | | | | | | writing <b>SetPortEnable</b> and clears it by writing <b>ClearPortEnable</b> . | | | | | | This bit cannot be set when <b>CurrentConnectStatus</b> is cleared. | | | | | | This bit is also set, if not already, at the completion of a port | | | | | | reset when ResetStatusChange is set or port suspend when | | | | | | SuspendStatusChange is set. | | | | | | 0 port is disabled | | | | | | 1 port is enabled | | | | | | | | | | | | (write)SetPortEnable | | | | | | The HCD sets <b>PortEnableStatus</b> by writing a '1'. Writing a '0' | | | | | | has no effect. If CurrentConnectStatus is cleared, this write | | | | | | does not set <b>PortEnableStatus</b> , but instead sets | | | | | | ConnectStatusChange. This informs the driver that it | | 1 | R/W | R/W | 0x0 | attempted to enable a disconnected Port. | | | | | | (read)CurrentConnectStatus | | | | | | This bit reflects the current state of the downstream port. | | | | | | 0 No device connected | | | | 1 | | o No device connected | | | | | | 1 Device connected | | | | | | (write)ClearPortEnable | | | | | | The HCD writes a '1' to clear the PortEnableStatus bit. Writing | | | | | | '0' has no effect. The CurrentConnectStatus is not affected by | | | | | | any write. | | | | | | | | 0 | R/W | R/W | 0x0 | Note: This bit is always read '1' when the attached device is | | | nonremovalble(DviceRemoveable[NumberDownstreamPort]). | |--|-------------------------------------------------------| |--|-------------------------------------------------------| ### **USB HOST SPECIAL REQUIREMENT** ### **USB Host Clock Requirement** | Name | Description | |--------|--------------------------------------------------------------------------| | HCLK | System clock (provided by AHB bus clock). This clock needs to be >30MHz. | | CLK60M | Clock from PHY for HS SIE, is constant to be 60MHz. | | CLK48M | Clock from PLL for FS/LS SIE, is constant to be 48MHz. | # 7.7 Digital Audio Interface #### 7.7.1 Overview The Digital Audio Interface can be configured as I2S interface or PCM interface. When configured as I2S interface, it can support the industry standard format for I2S, left-justified, or right-justified. PCM is a standard method used to digital audio for transmission over digital communication channels. It supports linear 13 or 16-bits linear, or 8-bit u-law or A-law companded sample formats at 8K samples/s and can receive and transmit on any selection of four of the first four slots following PCM\_SYNC. It includes the following features: - I2S or PCM configured by software - Full-duplex synchronous serial interface - Master / Slave Mode operation configured by software - Audio data resolutions of 16, 20, 24 - I2S audio data sample rate from 8KHz to 192KHz - I2S Data format for standard I2S, Left Justified and Right Justified - I2S supports 2-channel output and 2-channel input - PCM supports linear sample (8-bits or 16-bits), 8-bits u-law and A-law companded sample - One 128x24-bits FIFO for data transmit, one 64x24-bits FIFO for data receive - Programmable FIFO thresholds - Interrupt and DMA support - Two 32-bits counters for A/V sync application - Loopback mode for test - 2 sets of digital audio interface # 7.7.2 Block Diagram The digital audio interface block diagram is shown below: ### 7.7.3 Digital Audio Interface Timing Diagram Standard I2S Timing Diagram Left-justified I2S Timing Diagram Right-justified I2S Timing Diagram PCM Long Frame SYNC Timing Diagram (8-bits Companded Sample Example) # 7.7.4 Digital Audio Interface Register List | Module Name | Base Address | | |-------------|--------------|--| | DA0 | 0x01C22000 | | | DA1 | 0x01C22400 | | | Register<br>Name | Offset | Description | |------------------|--------|-------------------------------------------| | DA_CTL | 0x00 | Digital Audio Control Register | | DA_FAT0 | 0x04 | Digital Audio Format Register 0 | | DA_FAT1 | 0x08 | Digital Audio Format Register 1 | | DA_TXFIFO | 0x0C | Digital Audio TX FIFO Register | | DA_RXFIFO | 0x10 | Digital Audio RX FIFO Register | | DA_FCTL | 0x14 | Digital Audio FIFO Control Register | | DA_FSTA | 0x18 | Digital Audio FIFO Status Register | | DA_INT | 0x1C | Digital Audio Interrupt Control Register | | DA_ISTA | 0x20 | Digital Audio Interrupt Status Register | | DA_CLKD | 0x24 | Digital Audio Clock Divide Register | | DA_TXCNT | 0x28 | Digital Audio RX Sample Counter Register | | DA_RXCNT | 0x2C | Digital Audio TX Sample Counter Register | | DA_TXCHSEL | 0x30 | Digital Audio TX Channel Select register | | DA_TXCHMAP | 0x34 | Digital Audio TX Channel Mapping Register | # 7.7.5 Digital Audio Interface Register Description ### **DIGITAL AUDIO CONTROL REGISTER** | | | | - · · · · · · · - · · - · · | |---------|------------|---------|---------------------------------------------------------------| | | | | Register Name: DA_CTL | | Offset: | 0x00 | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:9 | / | / | 1 | | | | | SDO_EN | | | | | 0: Disable | | 8 | R/W | 0 | 1: Enable | | 7 | / | / | 1 | | | | | ASS | | | | | Audio sample select when TX FIFO under run | | | | | 0: Sending zero | | 6 | R/W | 0 | 1: Sending last audio sample | | | | | MS | | | | | Master Slave Select | | | | | 0: Master | | 5 | R/W | 0 | 1: Slave | | | | | PCM | | | 4 | | 0: I2S Interface | | 4 | R/W | 0 | 1: PCM Interface | | | | | LOOP | | | | | Loop back test | | | | | 0: Normal mode | | | | | 1: Loop back test | | 3 | R/W | 0 | When set '1', connecting the SDO with the SDI in Master mode. | | | | | | | ĺ | | | | TXEN | |---|---|-----|---|------------------------------------------------------------| | | | | | Transmitter Block Enable | | | | | | 0: Disable | | | 2 | R/W | 0 | 1: Enable | | F | | | | RXEN | | | | | | Receiver Block Enable | | | | | | 0: Disable | | | 1 | R/W | 0 | 1: Enable | | Ī | | | | GEN | | | | | | Globe Enable | | | | | | A disable on this bit overrides any other block or channel | | | | | | enables and flushes all FIFOs. | | | | | | 0: Disable | | | 0 | R/W | 0 | 1: Enable | ### **DIGITAL AUDIO FORMAT REGISTER 0** | | | | Register Name: DA_FAT0 | |-----------|------------|---------|-------------------------------------------------------------------| | Offset: ( | 0x04 | | Default Value: 0x0000_000C | | Bit | Read/Write | Default | Description | | 31:8 | / | / | | | | | | LRCP | | | | | Left/ Right Clock Parity | | | | | 0: Normal | | | | | 1: Inverted | | | | | In DSP/ PCM mode | | | | | 0: MSB is available on 2nd BCLK rising edge after LRC rising edge | | | | | 1: MSB is available on 1st BCLK rising edge after LRC rising | | 7 | R/W | 0 | edge | | 6 | R/W | 0 | ВСР | | | | | BCLK Parity | |-----|-----|-----|----------------------------| | | | | 0: Normal | | | | | 1: Inverted | | | | | SR | | | | | Sample Resolution | | | | | 00: 16-bits | | | | | 01: 20-bits | | | | | 10: 24-bits | | 5:4 | R/W | 0 | 11: Reserved | | | | | WSS | | | | | Word Select Size | | | | | 00: 16 BCLK | | | | | 01: 20 BCLK | | | | | 10: 24 BCLK | | 3:2 | R/W | 0x3 | 11: 32 BCLK | | | | | FMT | | | | | Serial Data Format | | | | | 00: Standard I2S Format | | | | | 01: Left Justified Format | | | | | 10: Right Justified Format | | 1:0 | R/W | 0 | 11: Reserved | ### **DIGITAL AUDIO FORMAT REGISTER 1** | | | | Register Name: DA_FAT1 | |--------------|------------|---------|------------------------------| | Offset: 0x08 | | | Default Value: 0x0000_4020 | | Bit | Read/Write | Default | Description | | 31:15 | / | / | / | | | | | PCM_SYNC_PERIOD | | 14:12 | R/W | 0x4 | PCM SYNC Period Clock Number | | - | | | | |-----|-----|---|---------------------------------------------------------------------------------------------------------------------------| | | | | 000: 16 BCLK period | | | | | 001: 32 BCLK period | | | | | 010: 64 BCLK period | | | | | 011: 128 BCLK period | | | | | 100: 256 BCLK period | | | | | Others : Reserved | | | | | PCM_SYNC_OUT | | | | | PCM Sync Out | | | | | 0: Enable PCM_SYNC output in Master mode | | | | | 1: Suppress PCM_SYNC whilst keeping PCM_CLK running. | | 11 | R/W | 0 | Some Codec utilize this to enter a low power state. | | | | | PCM Out Mute | | 10 | R/W | 0 | Write 1 force PCM_OUT to 0 | | | | | MLS | | | | | MSB / LSB First Select | | | | | 0: MSB First | | 9 | R/W | 0 | 1: LSB First | | | | | SEXT | | | | | Sign Extend (only for 16 bits slot) | | | | | 0: Zeros or audio gain padding at LSB position | | | | | 1: Sign extension at MSB position | | | | | When writing the bit is 0, the unused bits are audio gain for 13-bit linear sample and zeros padding for 8-bit companding | | | / | | sample. | | 8 | R/W | 0 | When writing the bit is 1, the unused bits are both sign extension. | | | 1 | | SI | | | | | Slot Index | | | | | 00: the 1st slot | | 7:6 | R/W | 0 | 01: the 2nd slot | | - | • | | | | | | | 10: the 3rd slot | |-----|-----|---|---------------------------------------------------------------------------------------------------------------| | | | | 11: the 4th slot | | | | | SW | | | | | Slot Width | | | | | 0: 8 clocks width | | | | | 1: 16 clocks width | | 5 | R/W | 1 | Notes: For A-law or u-law PCM sample, if this bit is set to 1, eight zero bits are following with PCM sample. | | | | | SSYNC | | | | | Short Sync Select | | | | | 0: Long Frame Sync | | | | | 1: Short Frame Sync | | 4 | R/W | 0 | It should be set '1' for 8 clocks width slot. | | | | | RX_PDM | | | | | PCM Data Mode | | | | | 00: 16-bits Linear PCM | | | | | 01: 8-bits Linear PCM | | | | | 10: 8-bits u-law | | 3:2 | R/W | 0 | 11: 8-bits A-law | | | | | TX_PDM | | | | | PCM Data Mode | | | | | 00: 16-bits Linear PCM | | | | | 01: 8-bits Linear PCM | | | | | 10: 8-bits u-law | | 1:0 | R/W | 0 | 11: 8-bits A-law | | | | | | # **DIGITAL AUDIO TX FIFO REGISTER** | | Register Name: DA_TXFIFO | |--------------|----------------------------| | Offset: 0x0C | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | |------|------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | TX_DATA TX Sample | | 31:0 | w | 0 | Transmitting left, right channel sample data should be written this register one by one. The left channel sample data is first and then the right channel sample. | ### **DIGITAL AUDIO RX FIFO REGISTER** | | | | Register Name: DA_RXFIFO | |--------------|------------|---------|-----------------------------------------------------------------| | Offset: 0x10 | | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | | | | RX_DATA | | | | | RX Sample | | | | | Host can get one sample by reading this register. The left | | 31:0 | R | 0 | channel sample data is first and then the right channel sample. | ### **DIGITAL AUDIO FIFO CONTROL REGISTER** | | | | Register Name: DA_FCTL | |-----------|------------|---------|------------------------------------------------| | Offset: ( | 0x14 | | Default Value: 0x0004_00F0 | | Bit | Read/Write | Default | Description | | | | | FIFOSRC | | | | | TX FIFO source select | | | | | 0: APB bus | | 31 | R/W | 0 | 1: Analog Audio CODEC | | 30:26 | 1 | 7 | 7 | | | | | FTX | | 25 | R/W | 0 | Write '1' to flush TX FIFO, self clear to '0'. | | | | | FRX | | 24 | R/W | 0 | Write '1' to flush RX FIFO, self clear to '0'. | | 23:19 | / | / | / | | | | | TXTL | |-------|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------| | | | | TX FIFO Empty Trigger Level | | | | | Interrupt and DMA request trigger level for TXFIFO normal condition | | 18:12 | R/W | 0x40 | Trigger Level = TXTL | | 11:10 | / | / | 1 | | | | | RXTL | | | | | RX FIFO Trigger Level | | | | | Interrupt and DMA request trigger level for RXFIFO normal condition | | 9:4 | R/W | 0xF | Trigger Level = RXTL + 1 | | 3 | / | / | | | | | | TXIM | | | | | TX FIFO Input Mode (Mode 0, 1) | | | | | 0: Valid data at the MSB of TXFIFO register | | | | | 1: Valid data at the LSB of TXFIFO register | | | | | Example for 20-bits transmitted audio sample: | | | | | Mode 0: FIFO_I[23:0] = {4'h0, TXFIFO[31:12]} | | 2 | R/W | 0 | Mode 1: FIFO_I[23:0] = {4'h0, TXFIFO[19:0]} | | | | | RXOM | | | | | RX FIFO Output Mode (Mode 0, 1, 2, 3) | | | | | 00: Expanding '0' at LSB of DA_RXFIFO register. | | | / | ~ | 01: Expanding received sample sign bit at MSB of DA_RXFIFO register. | | | | | 10: Truncating received samples at high half-word of DA_RXFIFO register and low half-word of DA_RXFIFO register is filled by '0'. | | | | | 11: Truncating received samples at low half-word of DA_RXFIFO register and high half-word of DA_RXFIFO register is expanded by its sign bit. | | 1:0 | R/W | 0 | Example for 20-bits received audio sample: | #### **DIGITAL AUDIO FIFO STATUS REGISTER** | | | | Register Name: DA_FSTA | |--------------|------------|---------|-------------------------------------------------------------| | Offset: 0x18 | | | Default Value: 0x1080_0000 | | Bit | Read/Write | Default | Description | | 31:29 | / | / | 1 | | | | | TXE | | | | | TX FIFO Empty | | | | | 0: No room for new sample in TX FIFO | | 28 | R | 1 | 1: More than one room for new sample in TX FIFO (>= 1 word) | | 27:24 | / | / | 1 | | | | | TXE_CNT | | 23:16 | R | 0x80 | TX FIFO Empty Space Word Counter | | 15:9 | / | / | 1 | | | | | RXA | | | | | RX FIFO Available | | | | | 0: No available data in RX FIFO | | 8 | R | 0 | 1: More than one sample in RX FIFO (>= 1 word) | | 7 | 1 | 1 | 1 | | | | | RXA_CNT | | 6:0 | R | 0 | RX FIFO Available Sample Word Counter | ### **DIGITAL AUDIO DMA & INTERRUPT CONTROL REGISTER** | | Register Name: DA_INT | |--------------|----------------------------| | Offset: 0x1C | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | |---------------------------------------|------------|---------|---------------------------------------------------------------------------------------| | 31:8 | / | / | / | | | | | TX_DRQ | | | | | TX FIFO Empty DRQ Enable | | | | | 0: Disable | | 7 | R/W | 0 | 1: Enable | | | | | TXUI_EN | | | | | TX FIFO Under run Interrupt Enable | | | | | 0: Disable | | 6 | R/W | 0 | 1: Enable | | | | | TXOI_EN | | | | | TX FIFO Overrun Interrupt Enable | | | | | 0: Disable | | | | | 1: Enable | | | | | When set to '1', an interrupt happens when writing new audio | | 5 | R/W | 0 | data if TX FIFO is full. | | | | | TXEI_EN | | | | | TX FIFO Empty Interrupt Enable | | | | | 0: Disable | | 4 | R/W | 0 | 1: Enable | | | | | RX_DRQ | | | | | RX FIFO Data Available DRQ Enable | | | / | | 0: Disable | | | | | 1: Enable | | 3 | R/W | 0 | When set to '1', RXFIFO DMA Request line is asserted if Data is available in RX FIFO. | | , , , , , , , , , , , , , , , , , , , | 11/ 11/ | 0 | | | | | | RXUI_EN BY FIFO Linder run Interrunt Enable | | | | | RX FIFO Under run Interrupt Enable | | | D (14) | | 0: Disable | | 2 | R/W | 0 | 1: Enable | | | | | RXOI_EN | | | |---|-----|---|-----------------------------------------|---|--| | | | | RX FIFO Overrun Interrupt Enable | | | | | | | 0: Disable | | | | 1 | R/W | 0 | 1: Enable | | | | | | | RXAI_EN | | | | | | | RX FIFO Data Available Interrupt Enable | | | | | | | 0: Disable | | | | 0 | R/W | 0 | 1: Enable | _ | | ### **DIGITAL AUDIO INTERRUPT STATUS REGISTER** | | | | Register Name: DA_ISTA | |--------------|------------|---------|------------------------------------------------------------------------------------| | Offset: 0x20 | | | Default Value: 0x0000_0010 | | Bit | Read/Write | Default | Description | | 31:7 | / | / | 1 | | | | | TXU_INT | | | | | TX FIFO Under run Pending Interrupt | | | | | 0: No Pending Interrupt | | 6 | R/W | 0 | 1: FIFO Under run Pending Interrupt | | | | | TXO_INT | | | | | TX FIFO Overrun Pending Interrupt | | | | | 0: No Pending Interrupt | | | | | 1: FIFO Overrun Pending Interrupt | | 5 | R/W | 0 | Write '1' to clear this interrupt | | | | | TXE_INT | | | | | TX FIFO Empty Pending Interrupt | | | | | 0: No Pending IRQ | | | | | 1: FIFO Empty Pending Interrupt | | 4 | R/W | 1 | Write '1' to clear this interrupt or automatic clear if interrupt condition fails. | | 3:2 | / | / | / | |-----|-----|---|------------------------------------------------------------------------------------| | | | | RXU_INT | | | | | RX FIFO Under run Pending Interrupt | | | | | 0: No Pending Interrupt | | | | | 1:FIFO Under run Pending Interrupt | | 2 | R/W | 0 | Write 1 to clear this interrupt | | | | | RXO_INT | | | | | RX FIFO Overrun Pending Interrupt | | | | | 0: No Pending IRQ | | | | | 1: FIFO Overrun Pending IRQ | | 1 | R/W | 0 | Write '1' to clear this interrupt | | | | | RXA_INT | | | | | RX FIFO Data Available Pending Interrupt | | | | | 0: No Pending IRQ | | | | | 1: Data Available Pending IRQ | | 0 | R/W | 0 | Write '1' to clear this interrupt or automatic clear if interrupt condition fails. | # **DIGITAL AUDIO CLOCK DIVIDE REGISTER** | | | | Register Name: DA_CLKD | |--------------|------------|---------|-----------------------------------------------------------------------------------------------------------------------| | Offset: 0x24 | | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:8 | 1 | 1 | <b>Y</b> | | | | | MCLKO_EN 0: Disable MCLK Output 1: Enable MCLK Output Notes: Whether in Slave or Master mode, when this bit is set | | 7 | R/W | 0 | to 1, MCLK should be output. | | 6:4 | R/W | 0 | BCLKDIV | | | | | BCLK Divide Ratio from MCLK | |-----|-----|---|-----------------------------------------| | | | | 000: Divide by 2 (BCLK = MCLK/2) | | | | | 001: Divide by 4 | | | | | 010: Divide by 6 | | | | | 011: Divide by 8 | | | | | 100: Divide by 12 | | | | | 101: Divide by 16 | | | | | 110: Divide by 32 | | | | | 111: Divide by 64 | | | | | MCLKDIV | | | | | MCLK Divide Ratio from Audio PLL Output | | | | | 0000: Divide by 1 | | | | | 0001: Divide by 2 | | | | | 0010: Divide by 4 | | | | | 0011: Divide by 6 | | | | | 0100: Divide by 8 | | | | | 0101: Divide by 12 | | | | | 0110: Divide by 16 | | | | | 0111: Divide by 24 | | | | | 1000: Divide by 32 | | | | | 1000: Divide by 32 | | | | | 1010: Divide by 48 | | 2.0 | D/M | | | | 3:0 | R/W | 0 | Others : Reserved | ### **DIGITAL AUDIO TX COUNTER REGISTER** | | | | Register Name: DA_TXCNT | |--------------|------------|---------|----------------------------| | Offset: 0x28 | | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | 31:0 | R/W | 0 | TX_CNT | | sample is put into TXF counter register incre register can be set to | mber of sending into TXFIFO. When one FIFO by DMA or by host IO, the TX sample reases by one. The TX sample counter any initial valve at any time. After been value, the counter register should count value. | |----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| ### **DIGITAL AUDIO RX COUNTER REGISTER** | | | | Register Name: DA_RXCNT | |--------------|------------|---------|------------------------------------------------------------------| | Offset: 0x2C | | | Default Value: 0x0000_0000 | | Bit | Read/Write | Default | Description | | | | | RX_CNT | | | | | RX Sample Counter | | | | | The audio sample number of writing into RXFIFO. When one | | | | | sample is written by Digital Audio Engine, the RX sample | | | | | counter register increases by one. The RX sample counter | | | | | register can be set to any initial valve at any time. After been | | | | | updated by the initial value, the counter register should count | | 31:0 | R/W | 0 | on base of this initial value. | # DIGITAL AUDIO TX CHANNEL SELECT REGISTER | | | | Register Name: DA_TXCHSEL | |---------|------------|---------|--------------------------------------------------------| | Offset: | 0x30 | | Default Value: 0x0000_0001 | | Bit | Read/Write | Default | Description | | 31:3 | 1 | 1 | / | | | | | TX_CHSEL TX Channel Select 0: 1-ch 1: 2-ch 2: 3-ch | | 2:0 | R/W | 1 | 3: 4-ch | ### **DIGITAL AUDIO TX CHANNEL MAPPING REGISTER** | | | | Register Name: DA_TXCHMAP | |-----------|------------|---------|-----------------------------| | Offset: ( | )x34 | | Default Value: 0x7654_3210 | | Bit | Read/Write | Default | Description | | 31:15 | / | / | 1 | | 14:12 | R/W | 3 | TX_CH3_MAP | | | | | TX Channel3 Mapping | | | | | 000: 1 <sup>st</sup> sample | | | | | 001: 2 <sup>nd</sup> sample | | | | | 010: 3 <sup>rd</sup> sample | | | | | 011: 4 <sup>th</sup> sample | | | | | 100: 5 <sup>th</sup> sample | | | | | 101: 6 <sup>th</sup> sample | | | | | 110: 7 <sup>th</sup> sample | | | | | 111: 8 <sup>th</sup> sample | | 11 | / | / | 1 | | 10:8 | R/W | 2 | TX_CH2_MAP | | | | | TX Channel2 Mapping | | | | | 000: 1 <sup>st</sup> sample | | | | | 001: 2 <sup>nd</sup> sample | | | | 4 | 010: 3 <sup>rd</sup> sample | | | | | 011: 4 <sup>th</sup> sample | | | / | | 100: 5 <sup>th</sup> sample | | | | | 101: 6 <sup>th</sup> sample | | | | | 110: 7 <sup>th</sup> sample | | | | | 111: 8 <sup>th</sup> sample | | 7 | / | / | / | | 6:4 | R/W | 1 | TX_CH1_MAP | | | | | TX Channel1 Mapping | | | | | 000: 1 <sup>st</sup> sample | |-----|-----|---|-----------------------------| | | | | 001: 2 <sup>nd</sup> sample | | | | | 010: 3 <sup>rd</sup> sample | | | | | 011: 4 <sup>th</sup> sample | | | | | 100: 5 <sup>th</sup> sample | | | | | 101: 6 <sup>th</sup> sample | | | | | 110: 7 <sup>th</sup> sample | | | | | 111: 8 <sup>th</sup> sample | | 3 | / | / | | | 2:0 | R/W | 0 | TX_CH0_MAP | | | | | TX Channel0 Mapping | | | | | 000: 1 <sup>st</sup> sample | | | | | 001: 2 <sup>nd</sup> sample | | | | | 010: 3 <sup>rd</sup> sample | | | | | 011: 4 <sup>th</sup> sample | | | | | 100: 5 <sup>th</sup> sample | | | | | 101: 6 <sup>th</sup> sample | | | | | 110: 7 <sup>th</sup> sample | | | | | 111: 8 <sup>th</sup> sample | # **DIGITAL AUDIO RX CHANNEL SELECT REGISTER** | | | | Register Name: DA_RXCHSEL | |-----------|------------|---------|----------------------------| | Offset: ( | 0x38 | | Default Value: 0x0000_0001 | | Bit | Read/Write | Default | Description | | 31:3 | 1 | / | / | | | | | RX_CHSEL | | | | | RX Channel Select | | | | | 0: 1-ch | | 2:0 | R/W | 1 | 1: 2-ch | | | | 2: 3-ch | | |--|--|------------------|--| | | | 3: 4-ch | | | | | Others: Reserved | | ### **DIGITAL AUDIO RX CHANNEL MAPPING REGISTER** | | | | Register Name: DA_RXCHMAP | | | | | |---------------|------------|---------|-----------------------------|--|--|--|--| | Officety 0x2C | | | | | | | | | Offset: 0x3C | | | Default Value: 0x0000_3210 | | | | | | Bit | Read/Write | Default | Description | | | | | | 31:15 | / | / | 1 | | | | | | 14:12 | R/W | 3 | RX_CH3_MAP | | | | | | | | | RX Channel3 Mapping | | | | | | | | | 000: 1 <sup>st</sup> sample | | | | | | | | | 001: 2 <sup>nd</sup> sample | | | | | | | | | 010: 3 <sup>rd</sup> sample | | | | | | | | | 011: 4 <sup>th</sup> sample | | | | | | | | | Others: Reserved | | | | | | 11 | / | / | 1 | | | | | | 10:8 | R/W | 2 | RX_CH2_MAP | | | | | | | | | RX Channel2 Mapping | | | | | | | | | 000: 1 <sup>st</sup> sample | | | | | | | | Á | 001: 2 <sup>nd</sup> sample | | | | | | | | | 010: 3 <sup>rd</sup> sample | | | | | | | | | 011: 4 <sup>th</sup> sample | | | | | | | | | Others: Reserved | | | | | | 7 | / | / | / | | | | | | 6:4 | R/W | 1 | RX_CH1_MAP | | | | | | | | | RX Channel1 Mapping | | | | | | | | | 000: 1 <sup>st</sup> sample | | | | | | | | | 001: 2 <sup>nd</sup> sample | | | | | | | | | 010: 3 <sup>rd</sup> sample 011: 4 <sup>th</sup> sample | |-----|-----|---|---------------------------------------------------------| | | | | | | | | | Others: Reserved | | 3 | / | / | | | 2:0 | R/W | 0 | RX_CH0_MAP | | | | | RX Channel0 Mapping | | | | | 000: 1 <sup>st</sup> sample | | | | | 001: 2 <sup>nd</sup> sample | | | | | 010: 3 <sup>rd</sup> sample | | | | | 011: 4 <sup>th</sup> sample | | | | | Others: Reserved | # 7.7.6 Digital Audio Interface Special Requirement ### **DIGITAL AUDIO INTERFACE PIN LIST** | Port Name | Widt | Direction( | Description | |-----------|------|------------|---------------------------------------| | | h | M) | | | DA_BCLK | 1 | IN/OUT | Digital Audio Serial Clock | | DA_LRC | 1 | IN/OUT | Digital Audio Sample Rate Clock/ Sync | | DA_SDO | 1 | OUT | Digital Audio Serial Data Output | | DA_SDI | 1 | IN | Digital Audio Serial Data Input | ### DIGITAL AUDIO INTERFACE MCLK AND BCLK The Digital Audio Interface can support sampling rates from 128fs to 768fs, where fs is the audio sampling frequency typically 32kHz, 44.1kHz, 48kHz or 96kHz. For different sampling frequency, the tables list the coefficient value of MCLKDIV and BCLKDIV. | Sampling Rate<br>(kHz) | 128fs | 192fs | 256fs | 384fs | 512fs | 768fs | |------------------------|-------|-------|-------|-------|-------|-------| | 8 | 24 | 16 | 12 | 8 | 6 | 4 | | 16 | 12 | 8 | 6 | 4 | Х | 2 | | 32 | 6 | 4 | Х | 2 | Х | 1 | | 64 | Х | 2 | Х | 1 | Х | Х | | 128 | Х | 1 | Х | Х | Х | X | | 12 | 16 | х | 8 | Х | 4 | X | | 24 | 8 | х | 4 | Х | 2 | х | | 48 | 4 | х | 2 | Х | 1 | X | | 96 | 2 | Х | 1 | х | Х | Х | | 192 | 1 | Х | Х | х | х | Х | MCLKDIV value for 24.576MHz Audio Serial Frequency | Sampling Rate<br>(kHz) | 128fs | 192fs | 256fs | 384fs | 512fs | 768fs | |------------------------|-------|-------|-------|-------|-------|-------| | 11.025 | 16 | Х | 8 | Х | 4 | Х | | 22.05 | 8 | х | 4 | Х | 2 | Х | | 44.1 | 4 | х | 2 | Х | 1 | х | | 88.2 | 2 | X | 1 | х | Х | х | | 176.4 | 1 | Х | Х | Х | Х | Х | MCLKDIV value for 22.5792 MHz Audio Serial Frequency | Word Select | | Y | | | | | |-------------|---------------|-------|-------|-------|-------|-------| | Size | <b>128</b> fs | 192fs | 256fs | 384fs | 512fs | 768fs | | 16 | 4 | 6 | 8 | 12 | 16 | Х | | 24 | Х | 4 | Х | 8 | Х | 16 | | 32 | 2 | Х | 4 | 6 | 8 | 12 | **BCLKDIV** value for Different Word Select Size # DIGITAL AUDIO INTERFACE CLOCK SOURCE AND FREQUENCY There are two clocks for Digital Audio Interface. One is from APB bus and one is from Audio PLL. | Name | Description | |-----------|------------------------------------------------------------------------------------------------------------| | Audio_PLL | 24.576Mhz or 22.528Mhz generated by Audio PLL | | APB_CLK | APB bus system clock. In I2S mode, it is requested >= 0.25 BCLK. In PCM mode, it is requested >= 0.5 BCLK. | ## 7.8 Reduced Serial Bus #### 7.8.1 Overview The RSB<sup>TM</sup> (Reduced Serial Bus) is a push-pull two wire bus developed by Allwinner Technology that supports multiple devices. It supports speed up to 20MHz. #### It features: - Support industry-standard AMBA Peripheral Bus (APB) and it is fully compliant with the AMBA Specification, Revision 2.0. - Support speed up to 20MHz with lower power consumption - Support Push-Pull bus - Support Host mode - Support multiple devices - Support programmable output delay of CD signal - Support parity check for address and data transmission #### 7.8.2 RSB Bus Topology The bus topology is showed below: # Allwinner A23 User Manual Errata Notice This section contains all errata known at the date of issue in supported releases up to and including revision 1.0 of Allwinner A23 user manual. It describes errata categorised by level of severity, which are: **Category 1** Behavior that is impossible to work around and that severely restricts the use of the product in all, or the majority of applications, rendering the device unusable. **Category 2** Behavior that contravenes the specified behavior and that might limit or severely impair the intended use of specified features, but does not render the product unusable in all or the majority of applications. **Category 3** Behavior that was not the originally intended behavior but should not cause any problems in applications. ## **Errata: Category 1** There are no errata in this category. ## **Errata: Category 2** There are no errata in this category. ## **Errata: Category 3** There are no errata in this category. #### Glossary | Α | | | |-----|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AES | Advanced Encryption Standard | A specification for the encryption of electronic data established<br>by the U.S. National Institute of Standards and<br>Technology (NIST) in 2001 | | AGC | Automatic Gain Control | An adaptive system found in electronic devices that automatically controls the gain of a signal: the average output signal level is fed back to adjust the gain to an appropriate level for a range of input signal levels. | | АНВ | AMBA High-speed Bus | A bus protocol introduced in Advanced Microcontroller Bus<br>Architecture version 2 published by ARM Ltd company | | АРВ | Advanced Peripheral Bus | APB is designed for low bandwidth control accesses, which has an address and data phase similar to AHB, but a much reduced, low complexity signal list (for example no bursts). | | AVS | Audio Video Standard | A compression standard for digital audio and video | | С | | | | CIR | Consumer IR | The CIR (Consumer IR) interface is used for remote control through infra-red light | | CRC | Cyclic Redundancy Check | A type of hash function used to produce a checksum in order to detect errors in data storage or transmission | | CSI | CMOS Sensor Interface | The hardware block that interfaces with different image sensor interfaces and provides a standard output that can be used for subsequent image processing | D | DES | Data Encryption Standard | A previously predominant algorithm for the encryption of electronic data | |------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DEU | Detail Enhancement Unit | A unit used for display engine frontend data post-processing | | DLL | Delay-Locked Loop | A digital circuit similar to a phase-locked loop (PLL), with the<br>main difference being the absence of an internal<br>voltage-controlled oscillator, replaced by a delay line | | DRC | Dynamic Range Compression | It reduces the volume of loud sounds or amplifies quiet sounds by narrowing or "compressing" an audio signal's dynamic range. | | DVFS | Dynamic Voltage and Frequency Scaling | Dynamic voltage scaling is a power management technique where the voltage used in a component is increased or decreased, depending on circumstances. Dynamic frequency scaling is a technique whereby the frequency of a microprocessor can be automatically adjusted on the fly so that the power consumption or heat generated by the chip can be reduced. These two are often used together to save power in mobile devices. | | E | | | | EHCI | Enhanced Host Controller<br>Interface | The register-level interface for a Host Controller for the USB Revision 2.0. | | еММС | Embedded Multi-Media Card | An architecture consisting of an embedded storage solution with MMC interface, flash memory and controller, all in a small BGA package | A23 User Manual (Revision 1.0) F | FBGA | Fine Ball Grid Array | FBGA is based on BGA technology, but comes with thinner contacts and is mainly used in SoC design | |----------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | G<br>GIC | Generic Interrupt Controller | A centralized resource for supporting and managing interrupts in a system that includes at least one processor | | IEP | Image Enhancement Processor | A unit used for the improvement of digital image quality, including DEU, DRC, CMU. | | 12S | IIS | An electrical serial bus interface standard used for connecting digital audio devices together | | L | | | | LSB | Least Significant Bit | The bit position in a binary integer giving the units value, that is, determining whether the number is even or odd. It is sometimes referred to as the right-most bit, due to the convention in positional notation of writing less significant digits further to the right. | | LRADC | Low Resolution Analog to<br>Digital Converter | A module which can transfer analog signals to digital signals | | М | | A specification by the Mobile Industry Processor | | MIPI DSI | MIPI Display Serial Interface | A specification by the Mobile Industry Processor Interface (MIPI) Alliance aimed at reducing the cost of display sub-systems in a mobile device | | MSB | Most Significant Bit | The bit position in a binary number having the greatest value, which is sometimes referred to as the left-most bit due to the convention in positional notation of writing more significant | #### digits further to the left | N | | | |------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NTSC | National Television System<br>Committee | An analog television system that is used in most of North America, and many other countries | | 0 | | | | ОНСІ | Open Host Controller Interface | A register-level interface that enables a host controller for USB or FireWire hardware to communicate with a host controller driver in software | | OSD | On-Screen Display | A feature of visual devices like VCRs and DVD players that displays program, position, and setting data on a connected TV or computer display | | Р | | | | PAL | Phase Alternating Line | An analogue television color encoding system used in broadcast television systems in many countries | | PCM | Pulse Code Modulation | A method used to digitally represent sampled analog signals | | PID | Packet Identifier | Each table or elementary stream in a transport stream is identified by a 13-bit packet ID (PID). A demultiplexer extracts elementary streams from the transport stream in part by looking for packets identified by the same PID. | | R | | | | RSB | Reduced Serial Bus | A push-pull two wire bus invented by Allwinner Technology that supports speed up to 20MHz. | S A synchronous serial data link standard named by Motorola **Synchronous** Peripheral that operates in full duplex mode. Devices communicate in SPI Interface master/slave mode where the master device initiates the data frame Т TP **Touch Panel** A human-machine interactive interface A data stream defined by ISO13818-1, which consists of one or TS **Transport Stream** more programs with video and audio data. U A dual-role controller, which supports both Host and Device functions and is fully compliant with the On-The-Go **USB OTG** Universal Serial Bus On-The-Go Supplement to the USB 2.0 Specification, Revision 1.0a How To Reach Us Allwinner Website www.allwinnertech.com For Service: service@allwinnertech.com